Achronix Achieves 5X Faster Physical Verification for Full SoC Within Budget with Synopsys Cloud
With its high-end field programmable gate array- (FPGA-) based data acceleration solutions, Santa Clara, California-based Achronix Semiconductor Corporation is ready to help design teams take on compute-intensive workloads in application areas such as artificial intelligence (AI), machine learning (ML), automotive driver assistance, communications, compute acceleration, industrial, and military. Founded in 2004, the privately held fabless company is the only supplier with both high-performance, high-density standalone FPGAs and licensed eFPGA IP solutions. Ready-to-use PCIe accelerator cars further enhance the company’s offerings. All its products are supported by best-in-class electronic design automation (EDA) tools.
Faced with aging compute resources, infrastructure scalability limitations, and resource constraints, Achronix recognized a need to change its chip design environment. Otherwise, these challenges could create longer design cycles, extended time to results, and unpredictability. The company adopted Synopsys Cloud, with its cloud-native EDA tools and pre-optimized hardware platforms, for all its SoCs, reducing full-chip SoC physical verification from 80 hours with on-premises resources down to 16 hours for one of its chips.
“Synopsys Cloud offers a complete design environment to design SoCs,” said Chris Pelosi, vice president of Hardware Engineering at Achronix. “Highly elastic EDA and compute resources provide excellent flexibility and remove barriers for on-time delivery of designs. Synopsys Cloud has helped us reimagine how we plan and execute SoC design projects on cloud. With the ability to deliver complete designs at a much quicker pace, we can optimize future roadmap schedules for improved verification and higher quality designs ahead of schedule.”
To read the full article, click here
Related Semiconductor IP
- 1.8V/3.3V I/O Library with 5V ODIO & Analog in TSMC 16nm
- ESD Solutions for Multi-Gigabit SerDes in TSMC 28nm
- High-Speed 3.3V I/O library with 8kV ESD Protection in TSPCo 65nm
- Verification IP for DisplayPort/eDP
- Wirebond Digital and Analog Library in TSMC 65nm
Related Blogs
- From Cloud to Edge, Arm Artisan Physical IP Tuned for Trillion Intelligent Devices in Infrastructure Market
- Execute Your Hardware Verification Campaign in the Cloud - a Verification Engineer's Perspective
- Imparé Imparts Its Insights on Verification in the Cloud
- How Cloud IC Verification Reduced DRC Runtimes by 65%
Latest Blogs
- Half of the Compute Shipped to Top Hyperscalers in 2025 will be Arm-based
- Industry's First Verification IP for Display Port Automotive Extensions (DP AE)
- IMG DXT GPU: A Game-Changer for Gaming Smartphones
- Rivos and Canonical partner to deliver scalable RISC-V solutions in Data Centers and enable an enterprise-grade Ubuntu experience across Rivos platforms
- ReRAM-Powered Edge AI: A Game-Changer for Energy Efficiency, Cost, and Security