VME Controller IP

Welcome to the ultimate VME Controller IP hub! Explore our vast directory of VME Controller IP
All offers in VME Controller IP
Filter
Filter

Login required.

Sign in

Login required.

Sign in

Login required.

Sign in

Compare 73 VME Controller IP from 17 vendors (1 - 10)
  • xSPI + eMMC Combo PHY IP
    • This IP integrates both xSPI (Expanded Serial Peripheral Interface) and eMMC 5.1 PHY (Physical Layer) into a single unified solution, enabling support for two distinct memory protocols within the same IP.
    • By combining the PHY layers for both interfaces, the design simplifies system integration, reduces area and pin count, and enhances design flexibility for SoCs that require both boot and high-speed storage functionality.
    Block Diagram -- xSPI + eMMC Combo PHY IP
  • Sony Camera LVDS Interface
    • The SONY_CAM_IF IP Core provides a simple way to connect the Sony® FCB-EV range of cameras to your FPGA.
    • It serves as a direct replacement for an external LVDS receiver IC and takes advantage of the fast LVDS I/O solutions provided by modern FPGA devices.
    Block Diagram -- Sony Camera LVDS Interface
  • xSPI Master IP | NOR IP

    This Universal NOR Flash IP supports a variety of NOR Devices and multiple Protocols, combines ease of use with high reliability, low power and speed under all conditions, including automotive applications.

    The xSPI master IP supports the xSPI JESD251 standard from a standard AXI4 slave interface, and also features backwards compatibility support for Octal SPI, QSPI, DSPI, and SPI interfaces. Also supports JEDEC SFDP Standard.

    Block Diagram -- xSPI Master IP | NOR IP
  • xSPI PHY
    • The xSPI PHY is designed to work with both the xSPI/PSRAM and the xSPI master host controller IPs. When coupled with the ACS xSPI PHY, the combined IPs are able to interact with SPI, Dual SPI, Quad SPI, Octal SPI, and xSPI devices at the full 200 MHz data rate.
    • This includes both HyperRAM and HyperFlash protocols. Both single and dual data rate modes are supported. The xSPI Master controller IP supports flash devices, whereas the xSPI/PSRAM controller has been designed to support SRAM types of devices using the same interface.
    Block Diagram -- xSPI PHY
  • SPI to AHB Bridge
    • The SPI to AHB bridge is an SPI slave that provides a link between a SPI bus (that consists of two data signals, one clock signal and one select signal) and AMBA AHB.
    • On the SPI bus the slave acts as an SPI memory device where accesses to the slave are translated to AMBA accesses.
    • The core can translate SPI accesses to AMBA byte, half-word or word accesses. The access size to use is configurable via the SPI bus.
    Block Diagram -- SPI to AHB Bridge
  • SPI Controller
    • The SPICTRL provides a link between the AMBA APB bus and the Serial Peripheral Interface (SPI) bus.
    • Through registers mapped into APB address space the core can be configured to work either as a master or a slave.
    Block Diagram -- SPI Controller
  • VME Slave Controller
    • This VME64 slave controller is designed for custom integration using standard FPGA and ASIC technologies.
    • It is fully compliant to the VME specification supporting A16/A24/A32 address mode, D8/D16/D32 data modes (read/write/read-modify-write), D16-BLT, D32-BLT, D64-MBLT, as well as interrupt acknowledge cycles.
    Block Diagram -- VME Slave Controller
  • VME Slave Controller Core
    • The VMESmodule is a complete VME Slave Controller core bridging the VME bus and the local bus.
    • The core contains a VME Slave, a VME interrupter, mailbox and semaphore registers, a local interrupt controller, provisioning for CR/CSR, and a generic local bus interface.
    Block Diagram -- VME Slave Controller Core
  • VME System Controller with AXI4 compliant user interface
    • The VMESCmodule2 is Inicore's next generation VME System Controller core designed for FPGA and ASIC integrations.
    • The core contains VME Slave and Master functions as well as System Controller features such as bus timer, arbiter, IACK daisy-chain driver, system clock driver and provisioning for CSR.
    Block Diagram -- VME System Controller with AXI4 compliant user interface
  • VME System Controller with AXI4 user interface and 2eSST support
    • The VMESCmodule2 is Inicore's next generation VME System Controller core designed for FPGA and ASIC integrations.
    • The core contains VME Slave and Master functions as well as System Controller features such as bus timer, arbiter, IACK daisy-chain driver, system clock driver and provisioning for CSR.
    Block Diagram -- VME System Controller with AXI4 user interface and 2eSST support
×
Semiconductor IP