TSMC wants more of IC pie
Mark LaPedus, EE Times
(04/27/2008 8:15 PM EDT)
SAN JOSE, Calif. — Taiwan Semiconductor Manufacturing Co. Ltd. (TSMC) has unveiled a new and possibly controversial strategy that involves more collaboration in the early stages of the IC design process.
TSMC's program is aimed to reduce development cycles and manufacturing costs, according to analysts. But it could also possibly cause a major stir in the industry, as the silicon foundry giant wants more of the IC pie and appears to be encroaching on the turf in the third-party EDA, IP, packaging and test communities.
As part of its strategy, TSMC (Hsinchu, Taiwan) is quietly pushing a concept called the Open Innovation Platform (OIP), according to Gartner Inc. During its technology conference last week, TSMC also disclosed details about its roadmap in the chip-packaging front, including its internal efforts in the three-dimensional (3D) arena.
OIP is a program that involves more "collaboration between the foundry and its clients at the early stages of the design phase," said Jim Walker, an analyst with Gartner (Stamford, Conn.), in an e-mail newsletter.
(04/27/2008 8:15 PM EDT)
SAN JOSE, Calif. — Taiwan Semiconductor Manufacturing Co. Ltd. (TSMC) has unveiled a new and possibly controversial strategy that involves more collaboration in the early stages of the IC design process.
TSMC's program is aimed to reduce development cycles and manufacturing costs, according to analysts. But it could also possibly cause a major stir in the industry, as the silicon foundry giant wants more of the IC pie and appears to be encroaching on the turf in the third-party EDA, IP, packaging and test communities.
As part of its strategy, TSMC (Hsinchu, Taiwan) is quietly pushing a concept called the Open Innovation Platform (OIP), according to Gartner Inc. During its technology conference last week, TSMC also disclosed details about its roadmap in the chip-packaging front, including its internal efforts in the three-dimensional (3D) arena.
OIP is a program that involves more "collaboration between the foundry and its clients at the early stages of the design phase," said Jim Walker, an analyst with Gartner (Stamford, Conn.), in an e-mail newsletter.
To read the full article, click here
Related Semiconductor IP
- 5G-NTN Modem IP for Satellite User Terminals
- 14-bit 12.5MSPS SAR ADC - Tower 65nm
- 5G-Advanced Modem IP for Edge and IoT Applications
- TSN Ethernet Endpoint Controller 10Gbps
- 13ns High-Speed Comparator with no Hysteresis
Related News
- Synopsys Accelerates Next-Level Chip Innovation on TSMC Advanced Processes
- TSMC Celebrates 30th North America Technology Symposium with Innovations Powering AI with Silicon Leadership
- Cadence and TSMC Collaborate on Wide-Ranging Innovations to Transform System and Semiconductor Design
- M31 has successfully launched MIPI C/D PHY Combo IP on the advanced TSMC 5nm process
Latest News
- MIPS, GlobalFoundries Bet on Physical AI
- IPrium releases LunaNet AFS LDPC Encoder and Decoder for Lunar Navigation Satellite Systems
- Quintauris Introduces Altair: The Unified RISC-V Profile for Embedded Systems
- IAR accelerates SDV development with Infineon DRIVECORE bundles and AURIX™ RISC-V Debug capabilities
- Ceva Launches PentaG-NTN™ 5G Advanced Modem IP, Enabling Satellite-Native Innovators to Rapidly Deploy Differentiated LEO User Terminals