Duolog Tools Auto-generate OVM Verification Environment
DUBLIN--February 23, 2010-- Duolog Technologies today announced that its award-winning Socrates chip integration platform can now auto-generate a complete OVM verification environment, using version 1.0 of the OVM register package recently released by Mentor Graphics. Auto-generating a complete OVM verification environment liberates verification teams from the tedious and error-prone task of building and debugging verification environments, allowing them to concentrate on verifying their designs.
“As a member of the Mentor Graphics Questa Vanguard Partnership (QVP) program, Duolog demonstrates the benefits of collaboration to advance verification productivity,” said Dennis Brophy, director of strategic business development, Mentor Graphics. “Duolog’s OVM auto-generation solution accelerates significant user adoption of the OVM 1.0 Register Package.”
The Socrates platform is an Eclipse-based suite of tools for assembling complex SoC, ASIC and FPGA designs. Socrates employs extensive DRC checks to verify design integrity and includes a fully-customizable suite of output generators to auto-create design, verification and software collateral. Auto-generation of design views from a central, verified source ensures that engineering teams remain synchronized at all times, and that costly bugs due to misalignment, miscommunication or misinterpretation are eradicated.
Duolog will be attending DVCon in San Jose, CA from February 22-25. Duolog’s CTO, David Murray, will be demonstrating how the Socrates OVM generators can propel their customers into the highly-productive world of OVM-based verification with minimal effort.
About Duolog Technologies
Duolog Technologies is an award-winning developer of EDA tools that enable the flawless and rapid integration of today’s increasingly-complex SoC, ASIC and FPGA designs. Duolog’s Socrates chip integration platform employs a modular and extensible suite of tools for I/O layer definition, IP packaging, connectivity and register management. http://www.duolog.com
About OVM Register Package
Open Verification Methodology is the first open, language-interoperable verification methodology in the industry. It provides a methodology and accompanying libraries that allow users to create modular, reusable verification environments in which components communicate with each other via standard transaction-level modeling interfaces. The OVM register package provides a simple, easy-to-use and easy-to-extend data model and API for modeling registers, address maps and memories. More information can be found at OVMWorld.org.
Related Semiconductor IP
- RISC-V CPU IP
- AES GCM IP Core
- High Speed Ethernet Quad 10G to 100G PCS
- High Speed Ethernet Gen-2 Quad 100G PCS IP
- High Speed Ethernet 4/2/1-Lane 100G PCS
Related News
- Duolog Releases its Embedded Wireless LAN 802.11g Baseband Core as part of its WLAN Platform
- Duolog announces the availability of its integrated 802.11abg Access Point MAC and PHY
- Duolog releases SDRAM, DDR2 and NAND Flash sMEM synthesisable memory models to allow functional system validation in a simulation or emulation environment
- Duolog Technologies tapes out IEEE 802.15.4/Zigbee radio which offers significant time to market reductions for semiconductor customers
Latest News
- HPC customer engages Sondrel for high end chip design
- PCI-SIG’s Al Yanes on PCIe 7.0, HPC, and the Future of Interconnects
- Ubitium Debuts First Universal RISC-V Processor to Enable AI at No Additional Cost, as It Raises $3.7M
- Cadence Unveils Arm-Based System Chiplet
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers