Smaller scale chip design relies on creative thinking and collaborative workflow
Frederic Hayem, Nextivity Inc
EDN (March 01, 2014)
Chip design can be a complex and time consuming endeavor that demands accuracy and speed. While larger enterprises have the wherewithal to invest in sophisticated EDA (electronic design automation) tools for development and verification, smaller research facilities within rapidly growing tech companies have to rely on a disciplined, integrated team approach to development.
Cel-Fi smart signal booster
Cel-Fi is a smart signal booster designed to eliminate in-building dead zones and improve indoor mobile phone reception for 3G and 4G voice and data. Cel-Fi can create a large coverage bubble which automatically adjusts to the size of the indoor environment served, making it ideal for multi-level homes and medium sized businesses.
Cel-Fi consists of two wireless devices, a Network Unit (box on the right in the picture below) and Coverage Unit (box on the left in the picture below) that work together to increase 3G and 4G mobile broadband connectivity throughout the building. The Network Unit receives the signal from the mobile phone network (even if only 1 bar of signal is available) and relays it to the Coverage Unit, which cleans it, converts it and amplifies it. The Cel-Fi system is radically different from a traditional repeater, as it was designed to provide maximum coverage, be network friendly and easily installed by the end user.
To read the full article, click here
Related Semiconductor IP
- ReRAM NVM in DB HiTek 130nm BCD
- UFS 5.0 Host Controller IP
- PDM Receiver/PDM-to-PCM Converter
- Voltage and Temperature Sensor with integrated ADC - GlobalFoundries® 22FDX®
- 8MHz / 40MHz Pierce Oscillator - X-FAB XT018-0.18µm
Related Articles
- The Future Of Chip Design
- The Complicated Chip Design Verification Landscape
- Differentiation Through the Chip Design and Verification Flow
- AI, and the Real Capacity Crisis in Chip Design
Latest Articles
- An FPGA-Based SoC Architecture with a RISC-V Controller for Energy-Efficient Temporal-Coding Spiking Neural Networks
- Enabling RISC-V Vector Code Generation in MLIR through Custom xDSL Lowerings
- A Scalable Open-Source QEC System with Sub-Microsecond Decoding-Feedback Latency
- SNAP-V: A RISC-V SoC with Configurable Neuromorphic Acceleration for Small-Scale Spiking Neural Networks
- An FPGA Implementation of Displacement Vector Search for Intra Pattern Copy in JPEG XS