Toshiba & Elixent agree to jointly develop Reconfigurable Platform SoCs
First platform device to be available in 2003
Bristol England, January 27, 2003: Elixent has entered into an agreement with Toshiba to jointly develop a platform System-on-chip (SoC) that integrates Elixent’s D-Fabrix reconfigurable algorithm processing array with Toshiba’s MeP configurable processor core (http://www.mepcore.com). This SoC will be used as a reconfigurable evaluation and development platform by both companies.
The D-Fabrix array will be used to accelerate algorithm processing and provide dynamic reconfigurability within the platform. The resulting platform SoC will be useful for the implementation of a broad range of consumer applications, combining the benefits of Toshiba’s MeP processor and Elixent’s reconfigurable technology.
With rapidly rising mask set costs being incurred due to the move to 90nm and 65nm, a different technique is essential for cost-effective production. Elixent’s reconfigurable technology will help semiconductor companies maintain their lead on the cutting edge processes needed to manufacture SoCs at these new geometries.
“We evaluated many solutions before choosing Elixent,” said Dr Furuyama, General Manager of Toshiba’s SoC Research and Development Center. “D-Fabrix is the reconfigurable algorithm processor that will well fit with Toshiba’s MeP platform and thus will efficiently provide various benefits.”
The combination of dynamic reconfiguration and changing the algorithm processing architecture on-the-fly under the control of Toshiba’s MeP processor delivers substantial savings in cost and power. It produces a completely programmable device with performance exceeding that of the fastest DSPs.
“We are convinced that this technology will trigger substantial change in the industry”, commented Kenn Lamb, Elixent’s CEO. “From the earliest development of D-Fabrix, starting over six years ago at HP Labs, it was apparent that the potential cost, speed and power consumption benefits would make it a winning solution,” he continued. “This announcement shows how right we were and we are very excited about this agreement with Toshiba.”
About Elixent’s reconfigurable algorithm processing architecture
Elixent’s D-Fabrix RAP platform implements algorithms in “Virtual Hardware”, allowing the creation of a hardware accelerator for every algorithm in a system. By virtue of reconfigurability, it can implement multiple hardware accelerators in the same silicon area, giving high silicon utilisation. Further, this reconfigurability allows functionality to be added or changed post-fabrication, allowing bugs to be fixed, new functions to be added, or even the whole chip to be customised.
It achieves this by mapping algorithms to a fine-grained processing array made up of ALUs, registers and memories, giving it a unique ability to adapt to any algorithm or datapath width. This provides the flexibility of a software solution with the performance of a hardwired ASIC.
Through dynamic reconfiguration Elixent’s D-Fabrix array allows for a high degree of silicon reuse, leading to lower device cost. In benchmarks against standard DSP processors, D-Fabrix provides 10x the performance in less silicon area - and with greatly reduced power consumption. Additionally, D-Fabrix enables a new class of platform devices that can be truly multi-functional - supporting multiple applications, and adapting efficiently to changing specifications.
About Elixent
Elixent is a leader in reconfigurable semiconductor IP. D-Fabrix, the company’s patented reconfigurable algorithm processing (RAP) technology provides solutions for companies producing electronic products for imaging and communications applications in consumer and industrial markets. Visit www.elixent.com for more information.
Related Semiconductor IP
- ISO/IEC 7816 Verification IP
- 50MHz to 800MHz Integer-N RC Phase-Locked Loop on SMIC 55nm LL
- Simulation VIP for AMBA CHI-C2C
- Process/Voltage/Temperature Sensor with Self-calibration (Supply voltage 1.2V) - TSMC 3nm N3P
- USB 20Gbps Device Controller
Related News
- MIPS Technologies and CoWare Jointly Agree to Streamline System-Level Design of High-Performance SOCs
- Accelchip and Elixent form alliance to provide direct implementation path from Matlab to reconfigurable algorithm processing IP
- First Public Demonstration Of Elixent’s Reconfigurable D-Fabrix Technology
- Elixent strengthens patent portfolio: four more patents issued for reconfigurable technology advances
Latest News
- Quintauris and Andes Technology Partner to Scale RISC-V Ecosystem
- Europe Achieves a Key Milestone with the Europe’s First Out-of-Order RISC-V Processor chip, with the eProcessor Project
- Intel Unveils Panther Lake Architecture: First AI PC Platform Built on 18A
- TSMC September 2025 Revenue Report
- Andes Technology Hosts First-Ever RISC-V CON in Munich, Powering Next-Gen AI and Automotive Solutions