MoSys SRAM sports symmetric pipeline
MoSys SRAM sports symmetric pipeline
By Jeanne Graham, EBN
October 4, 2001 (11:19 a.m. EST)
URL: http://www.eetimes.com/story/OEG20011004S0042
Locked in a race for a share of the communications components market, MoSys Inc. has developed a 36Mbit SRAM targeted at high-end data, telecommunications, and DSP applications. The symmetric pipeline-burst SRAM operates at speeds of up to 200MHz, with a sub-3ns clock-to-data access time. Featuring a 1.8V memory core and either a 1.8 or 2.5V I/O, the MC8051M36 offers designers the best possible combination of system space and power, said Andre Hassan, vice president and general manager of memory products at MoSys, Sunnyvale, Calif. “Unlike cache applications, where the read-and-write pipelines are optimized for the processor itself, communications applications prefer to be buffer-optimized,” Hassan said. “The real unique thing about the symmetric pipeline is that read-and-write have the identical timing. This is a primary requirement in communications systems.” Communications applications tend to process bursts of information, “so a quick t urnaround becomes a lot more critical in a communications environment,” said Bob Merritt, an analyst at Semico Research Corp. based in Redwood City, Calif. SRAM makers for the past several years have been pursuing communications applications by developing high-speed parts capable of full bus utilization, Merritt said. Integrated Device Technology Inc., Santa Clara, Calif., for example, developed its Zero Bus Turnaround SRAM line, while San Jose-based Cypress Semiconductor Corp. has a version called No Bus Latency. The competition to determine the next dominant SRAM is intensifying as worldwide SRAM shipments are expected to drop 25% this year, to $4.9 billion, vs. $6.5 billion in 2000, Merritt said. Revenue will continue to decline to $3.6 billion in 2005, according to Semico. MoSys is sampling the MC8051M36 packaged in a standard 100-pin LQFP. Production quantities will be available in November. Pricing will vary depending on the device's speed. A 133MHz chip is $100.10 in 1,000-piece quantitie s.
Related Semiconductor IP
- AES GCM IP Core
- High Speed Ethernet Quad 10G to 100G PCS
- High Speed Ethernet Gen-2 Quad 100G PCS IP
- High Speed Ethernet 4/2/1-Lane 100G PCS
- High Speed Ethernet 2/4/8-Lane 200G/400G PCS
Related News
- MoSys Announces Optimized P4 Pipeline Support for Stellar Packet Classification Platform IP for FPGAs
- MoSys adds soft-error protection, correction to 1-transistor SRAM for 'free'
- UMC to port MoSys' one-transistor SRAM cell to advanced logic processes
- Embedded SRAM test and repair moves on-chip
Latest News
- HPC customer engages Sondrel for high end chip design
- PCI-SIG’s Al Yanes on PCIe 7.0, HPC, and the Future of Interconnects
- Ubitium Debuts First Universal RISC-V Processor to Enable AI at No Additional Cost, as It Raises $3.7M
- Cadence Unveils Arm-Based System Chiplet
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers