Cadence Announces STMicroelectronics has Taped Out 20-Nanometer Test Chip Using Cadence Tools
Industry Leaders Demonstrate 20 Nanometer Readiness for Digital, Custom Analog and Mixed-Signal SoC Design
SAN JOSE, Calif., 31 May 2012 -- Cadence Design Systems, Inc. (NASDAQ: CDNS), a leader in global electronic design innovation, today announced that it has contributed to STMicroelectronics having taped out a 20-nanometer test chip, incorporating custom analog and digital methodologies to enable mixed-signal SoC design at this advanced process node. Engineers from the two companies collaborated closely to develop technologies and deploy methodologies using the Cadence Encounter and Virtuoso platforms to enable design, implementation and signoff, in addition to development of foundational IP and a SKILL-based process design kit (PDK) for the 20-nanometer process.
This 20-nanometer tapeout marks an industry milestone for Cadence as the leader in delivering an end-to-end mixed-signal design flow for 20 nanometers. As part of this collaboration, STMicroelectronics has deployed the full Cadence® 20-nanometer flow, physical IP libraries and the related PDK.
âAt 20 nanometers, custom analog IP creation and digital implementation are highly interdependent, and an optimal methodology must cover the custom analog and digital aspects of mixed-signal chip design, verification and implementation,â said Dr. Chi-Ping Hsu, senior vice president, research and development, Silicon Realization Group at Cadence. âWorking together over the past two years, Cadence and STMicroelectronics successfully deployed an efficient methodology and design automation to address the requirements for designing complex mixed-signal SoCs.â
ST performed automated layout generation using Cadence Virtuoso® Layout Suite into STMicroelectronicsâ custom IP design development, including foundation IP, PLL and video DAC. To help ensure accurate results, designers used a 20-nanometer PDK that enables advanced capability such as Modgens, constraints and space-based routing. The Encounter® Digital Implementation (EDI) System provided 20-nanometer physical implementation capabilities for the tapeout, handling 20-nanometer process requirements during placement and optimization as well as routing.
âOur commitment to delivering mixed-signal SoC design capability at 20 nanometers required a collaboration partner that had deep knowledge in both analog and digital design methodology,â said Philippe Magarshack, group vice president of Technology Research and Development at STMicroelectronics. âWe selected Cadence at the start of our 20-nanometer development, and todayâs milestone demonstrates the success of that collaboration.â
About Cadence
Cadence enables global electronic design innovation and plays an essential role in the creation of today's integrated circuits and electronics. Customers use Cadence software, hardware, IP, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products, and services is available at www.cadence.com.
Related Semiconductor IP
- UCIe D2D Adapter & PHY Integrated IP
- Low Dropout (LDO) Regulator
- 16-Bit xSPI PSRAM PHY
- MIPI CSI-2 CSE2 Security Module
- ASIL B Compliant MIPI CSI-2 CSE2 Security Module
Related News
- Chip Interfaces Successfully Completes Interlaken IP Interoperability Test with Cadence 112G Long-Reach PHY
- STMicroelectronics Secures Additional Sourcing for its Leading-Edge 28nm and 20nm FD-SOI Technology with GLOBALFOUNDRIES
- Cadence and TSMC Advance AI and 3D-IC Chip Design with Certified Design Solutions for TSMC’s A16 and N2P Process Technologies
- QuickLogic Delivers eFPGA Hard IP for Intel 18A Based Test Chip
Latest News
- Arasan Announces immediate availability of its UFS 5.0 Host controller IP
- Bolt Graphics Completes Tape-Out of Test Chip for Its High-Performance Zeus GPU, A Major Milestone in Reducing Computing Costs By 17x
- NEO Semiconductor Demonstrates 3D X-DRAM Proof-of-Concept, Secures Strategic Investment to Advance AI Memory
- M31 Collaborates with TSMC to Achieve Tapeout of eUSB2V2 on N2P Process, Advancing Design IP Ecosystem
- Menta’s eFPGA Technology Adopted by AIST for Cryptography and Hardware Security Programs