ArterisIP Ncore Cache Coherent Interconnect and Resilience Package Licensed by NXP
CAMPBELL, Calif. – September 19, 2017 – ArterisIP, the innovative supplier of silicon-proven commercial system-on-chip (SoC) interconnect IP, today announced that NXP Semiconductors has licensed additional uses of Ncore Cache Coherent Interconnect IP and Ncore Resilience Packages.
NXP originally participated with ArterisIP in the Ncore product launch in May 2016. This license facilitates additional uses of the new Ncore version 2.0 IP as well as new Ncore Resilience Packages. In addition, NXP has been a long-term user of the FlexNoC non-coherent interconnect and has licensed additional uses of the FlexNoC IP and the FlexNoC Resilience Packages.
“We had an excellent experience implementing ArterisIP’s Ncore cache coherent interconnect IP in our previous SoC developments so we have chosen to expand the adoption of this technology for our next generation SoCs,” said Benny Chang, Vice President of R&D for NXP’s Automotive MCU and Processors Business Line. “The addition of the Ncore Resilience Packages offers capabilities that help us make chips that are extremely complex and can be proven to be functionally safe up to ASIL D level for coherent as well as non-coherent parts of our SoCs.”
The Ncore Resilience Packages provide integrated interconnect hardware data protection and intelligent unit duplication to detect and report system faults. The Ncore Resilience Package includes a functional safety controller with advanced Built-In Self-Test (BIST) as well as a complete ISO 26262 safety package with documentation.
“Simultaneous implementation of heterogeneous cache coherency while meeting ISO 26262 functional safety requirements demands the use of state-of-the-art on-chip interconnect technologies tailored for the unique needs of complex autonomous driving SoCs,” said K. Charles Janac, President and CEO of Arteris. “We are delighted that the automotive design teams at NXP Semiconductors trust ArterisIP to provide these necessary capabilities.”
About ArterisIP
ArterisIP provides system-on-chip (SoC) interconnect IP to accelerate SoC semiconductor assembly for a wide range of applications from automobiles to mobile phones, IoT, cameras, SSD controllers and servers for customers such as Samsung, Huawei / HiSilicon, Mobileye (Intel), Altera (Intel), and NXP Semiconductors. ArterisIP products include the Ncore cache coherent and FlexNoC non-coherent interconnect IP, as well as optional Resilience Package (functional safety) and PIANO automated timing closure capabilities. ArterisIP is an active contributor to the United States Technical Advisory Group to ISO TC22/SG3/WG16, which develops the ISO 26262 automotive functional safety standard. Customer results obtained by using the ArterisIP product line include lower power, higher performance, more efficient design reuse and faster SoC development, leading to lower development and production costs. For more information, visit www.arteris.com.
Related Semiconductor IP
- NoC System IP
- Cloud-active NOC configuration tool for generating and simulating Coherent and Non-Coherent NoCs
- Tessent NoC Monitor
- Network-on-Chip (NoC) Interconnect IP
- Coherent Network-on-chip (NoC) IP
Related News
- ArterisIP Advances Machine Learning SoC Design with Ncore 2.0 Cache Coherent Interconnect and Resilience Package
- Arteris Ncore Cache Coherent Interconnect IP is Implemented by NXP
- ArterisIP announces Ncore 3 Cache Coherent Interconnect
- Silicon-Proven Arteris IP Ncore Cache Coherent Interconnect Implemented in Toshiba ISO 26262-Compliant ADAS Chip
Latest News
- PCI-SIG’s Al Yanes on PCIe 7.0, HPC, and the Future of Interconnects
- Ubitium Debuts First Universal RISC-V Processor to Enable AI at No Additional Cost, as It Raises $3.7M
- Cadence Unveils Arm-Based System Chiplet
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers
- Blueshift Memory launches BlueFive processor, accelerating computation by up to 50 times and saving up to 65% energy