IPrium发布用于DWDM系统的40G LDPC I.6编码器/解码器
TOMSK, Russia, May 23, 2017 - FPGA intellectual property (IP) provider IPrium LLC (www.iprium.com) today announced that it has expanded its family of Super-FEC IP products with a new OTU3 40G I.6 LDPC Codec IP Core for the G.975.1 standard.
The IP Core is a complete Encoder and Decoder module and is optimized for 40-46 Gbit/s optical communication systems. The redundancy ratio of the super-FEC code is 6.69% and the net coding gain is 8.02 dB for output BER=1e-15.
The 40G I.6 LDPC Codec has been silicon-proven and is compliant with ITU-T G.975.1 Standard (as of 02/2004) "Forward error correction for high bit-rate DWDM submarine systems. Appendix I. Super FEC schemes I.6 LDPC super FEC code".
The IP Core provides turnkey single-chip solution that can be used in low-cost high-throughput applications.
Pricing and Availability
The 40G I.6 LDPC Codec IP Core is available immediately in synthesizable Verilog or optimized netlist format, along with synthesis scripts and simulation test bench with expected results.
For further information, product evaluation, or pricing, please visit the IP Core page:
About IPrium LLC
IPrium Modem IP Cores allow designers of communication equipment to rapidly and cost-effectively develop and verify their systems. IPrium offers FPGA and ASIC IP Cores for high-quality modems to customers worldwide. Visit IPrium at www.iprium.com.
Related Semiconductor IP
- eMMC LDPC Encoder/Decoder
- LDPC Decoder for 5G NR and Wireless
- DVB-S2X Wideband LDPC BCH Decoder
- (2048,1723) LDPC decoder for IEEE 802.3an 10GBASE-T
- 5G-NR LDPC Encoder
Related News
- FPGA知识产权(IP)供应商IPrium发布新的针对微波通讯系统的调制解调器IP核Burst BPSKtiao
- Creonic提供新的CCSDS LDPC前向纠错IP内核
- Creonic推出具有Polar和LDPC FEC IP内核的5G产品线
- 已集成到英特尔FlexRAN参考软件中的全新高度优化LDPC软件解码器使吞吐量提高了3倍