Complex ASSP Devices: Handle increased complexity
By Andrew McGregor, Galazar Networks
Sep 18 2006 (1:35 AM), Courtesy of Network Systems Designline
Advanced telecommunications silicon integrates a wide variety of functions and interfaces to spread the high costs of device development across as many applications as possible, but this trend increases device complexity.
On the plus side this has made life easier for hardware designers who are faced with fewer problems associated with making a handful of different devices cooperate, often with semi-standard interfaces connecting them. Software designers, who typically see a more unified approach when one or two devices perform the bulk of the data path processing on a circuit card, also benefit.
The main new challenges that stem from this trend are that more sophisticated services are being demanded and the devices often contain more features than are typically required in a single application. At the same time that this sophistication is increasing, system developers are losing their ability to understand what is going on inside the silicon which is, in turn, causing development and debugging tim
To read the full article, click here
Related Semiconductor IP
- ReRAM NVM in DB HiTek 130nm BCD
- UFS 5.0 Host Controller IP
- PDM Receiver/PDM-to-PCM Converter
- Voltage and Temperature Sensor with integrated ADC - GlobalFoundries® 22FDX®
- 8MHz / 40MHz Pierce Oscillator - X-FAB XT018-0.18µm
Related Articles
- The evolution of embedded devices: Addressing complex design challenges
- SoC Test and Verification -> SoC complexity demands new test strategies
- Soc Design -> Complexity alters verification strategy
- It's Beginning to Look A Lot Like ASIC - Tools Mirror the Evolution of Programmable SOC Complexity
Latest Articles
- An FPGA-Based SoC Architecture with a RISC-V Controller for Energy-Efficient Temporal-Coding Spiking Neural Networks
- Enabling RISC-V Vector Code Generation in MLIR through Custom xDSL Lowerings
- A Scalable Open-Source QEC System with Sub-Microsecond Decoding-Feedback Latency
- SNAP-V: A RISC-V SoC with Configurable Neuromorphic Acceleration for Small-Scale Spiking Neural Networks
- An FPGA Implementation of Displacement Vector Search for Intra Pattern Copy in JPEG XS