Routing density analysis of ASICs, Structured ASICs, and FPGAs
Programmable Logic DesignLine
(10/19/2005 11:14 AM EDT)
This article uses well-known routing estimation techniques to analyze the trends of routing area requirements for standard cell ASICs, coarse-grained standard metal Structured ASICs, and field programmable gate arrays FPGAs. The cell granularity and the metal interconnect structure of these diametrically different architectures is analyzed and compared.
Standard cell ASICs typically feature fine-grained cell architectures. These devices have functions created out of standard single gate primitives, which are combined with custom metal interconnect, metal segments, and vias fabricated with custom masks. At the other end of the spectrum we find FPGAs, which are standard products with programmable elements that are used to connect predefined metal segments together with coarse-grained programmable cells.
Structured ASICs have regular arrays of coarse-grained programmable cells. Early Structured ASIC fabrics required multiple unique metal and via photomasks to fully implement a design. More recently, standard metal Structured ASICs have evolved. These devices comprise a sea of basic logic and memory building blocks coupled with a pre-configured, pre-characterized routing superhighway system. In the case of these standard metal fabrics, a single via layer - implemented using a single photomask or ebeam - is used to turn different routing paths on and off.
To read the full article, click here
Related Semiconductor IP
- Root of Trust (RoT)
- Fixed Point Doppler Channel IP core
- Multi-protocol wireless plaform integrating Bluetooth Dual Mode, IEEE 802.15.4 (for Thread, Zigbee and Matter)
- Polyphase Video Scaler
- Compact, low-power, 8bit ADC on GF 22nm FDX
Related White Papers
- Improving ASIC Design Verification using FPGAs and Structured ASICs
- Single event effects (SEEs) in FPGAs, ASICs, and processors, part I: impact and analysis
- Structured ASICs rescue endangered species
- Structured ASICs allow improved design flow
Latest White Papers
- Monolithic 3D FPGAs Utilizing Back-End-of-Line Configuration Memories
- Reimagining AI Infrastructure: The Power of Converged Back-end Networks
- 40G UCIe IP Advantages for AI Applications
- Recent progress in spin-orbit torque magnetic random-access memory
- What is JESD204C? A quick glance at the standard