EVE Enhances Emulation Platform With Superior Debugging Capabilities
Combinational Signal Access Gives Designers Means to Quickly, Easily Generate Design Waveforms
SAN JOSE, Calif.--January 25, 2011-- EVE, the leader in hardware/software co-verification, announced today that it has enhanced the design debugging capabilities of its best-in-class ZeBu emulation platform, setting the standard for advanced system-on-chip (SoC) verification and leaping ahead of traditional emulation.
This capability, never before implemented in standard field programmable gate array (FPGA)-based emulation systems, closes the gap with application specific integrated circuit (ASIC)-based emulators.
Through a feature called Combinational Signal Access (CSA), ZeBu (for Zero Bugs) users now can generate complete waveforms of their design, enhancing productivity and lowering the cost of ownership. Using CSA, values of any register transfer level (RTL) net, register or memory in the design are available quickly with unlimited trace depth and without embedding instrumentation or recompiling the design.
"With CSA, tracing a design bug in large designs of hundreds of millions of ASIC-equivalent gates is no longer a tedious, uncertain and, ultimately, ineffective exercise," says Lauro Rizzatti, general manager of EVE-USA. "Early users of this new ZeBu capability confirmed that design bugs can be pinpointed in just a few hours, if not minutes, on the largest designs."
CSA works in one of two modes: on-line, when waveforms are generated while the model is running on the emulator; and off-line, when waveforms are generated after the emulation run, enabling the emulator to be used for other applications. The off-line waveform generation process can be done on the user's computer and accelerated for very large designs through a proprietary multicore technology.
CSA comes as a standard component to the ZeBu family. It is available now and, initially, works with zFast, ZeBu Fast Synthesis used with ZeBu emulation systems. EVE will demonstrate CSA at the Electronic Design and Solution Fair (EDSFair 2011) in Booth #401 January 27- 28 at the Pacifico Yokohama in Kanagawa, Japan.
ZeBu-Server combines the fastest speed of execution with the smallest footprint, and is installed in the verification flow at five of the top six semiconductor companies. It is used for SoC hardware verification and software development to shorten time to tapeout, improve product quality and eliminate costly respins, while shortening software development time ahead of silicon.
About EVE
EVE is the worldwide leader in hardware/software co-verification solutions, offering fast transaction-based co-emulation and in-circuit emulation, with installations at nine of the top 10 semiconductor companies. EVE products shorten the overall verification cycle of complex integrated circuits and electronic systems designs. Its products can be integrated with transaction-level ESL tools and software debuggers, target hardware systems, as well as Verilog, SystemVerilog and VHDL simulators. EVE is a member of ARM, Mentor Graphics, Real Intent, Springsoft and Synopsys Partner programs. Its United States headquarters are in San Jose, Calif. Telephone: (408) 457-3200. Facsimile: (408) 457-3299. Corporate headquarters are in Palaiseau, France. Telephone: (33) 1 64.53.27.30. Fax: (33) 1 64.53.27.40. Email: info@eve-team.com. Website: www.eve-team.com.
Related Semiconductor IP
- ISO/IEC 7816 Verification IP
- 50MHz to 800MHz Integer-N RC Phase-Locked Loop on SMIC 55nm LL
- Simulation VIP for AMBA CHI-C2C
- Process/Voltage/Temperature Sensor with Self-calibration (Supply voltage 1.2V) - TSMC 3nm N3P
- USB 20Gbps Device Controller
Related News
- EVE Significantly Enhances Hardware Debugging Capabilities of Its Leading Emulation Platform
- Microsemi Announces Libero SoC v11.8 Software Providing FPGA Designers Mixed Language Simulation and Best-in-Class Debugging Capabilities
- Rapidity Space to Demonstrate Performance Capabilities of the GR765 Platform with SIMD Support
- Emulation verifies multiple network interfaces
Latest News
- Quintauris and Andes Technology Partner to Scale RISC-V Ecosystem
- Europe Achieves a Key Milestone with the Europe’s First Out-of-Order RISC-V Processor chip, with the eProcessor Project
- Intel Unveils Panther Lake Architecture: First AI PC Platform Built on 18A
- TSMC September 2025 Revenue Report
- Andes Technology Hosts First-Ever RISC-V CON in Munich, Powering Next-Gen AI and Automotive Solutions