Percello Ltd. Achieves First-Pass Silicon Success With Denali Design and Verification IP Products
-- Denali Software, Inc., a world-leading provider of electronic design automation (EDA) software and intellectual property (IP), today announced that Percello Ltd., a fabless semiconductor company developing digital baseband processor chips, has achieved first-pass silicon success with Denali's Databahn(TM) DDR memory controller IP and MMAV verification IP, successfully deployed in its low-power PRC6000 system-on-a-chip (SoC). Percello's PRC6000 is the first worldwide SoC solution dedicated for the emerging 3G UMTS and HSPA+ femtocell market. Denali's design and verification IP accelerated Percello's designers' ability to design DDR2 memory system, lower their integration risk, and speed their time-to-market for their new innovative cellular chip.
"Today's SoC design specifications necessitate high-quality IP and VIP and Denali's solutions and expertise unlike any other vendor. We were pleased with the unmatched performance and overall ease of integration of Denali's Databahn memory controllers into our chip design," said
Percello's PRC6000 chip is a highly integrated device supporting all femtocell backhauling architectures and functions such as timing, security and others. PRC6000 is compliant to 3GPP Rel 7 baseline, supports 8 users simultaneously and is capable of delivering 21.6 Mbps downlink and 5.76 Mbps uplink.
DDR DRAM is a key component in many memory subsystems found in a variety of computing, networking and communications manufactured today. With DDR DRAMs achieving speed grades up to 1600 Mbps, high-performance DDR interfaces are a critical variable in overall system performance. To better address these challenges, designers need a high-quality, proven solution consisting of more than the digital DDR memory controllers.
"Today's high-performance SoCs require specialized DDR memory systems that must address several design criteria plus an aggressive time-to-market schedule," said
About MMAV
Denali's MMAV product is the industry's de-facto standard solution for modeling and simulating memory during functional verification. MMAV has been used in thousands of designs to ensure correct and optimal behavior and timing between the system design and off-chip memory devices. MMAV utilizes a powerful and effective approach to modeling memory. MMAV 2008 is available immediately. Additional MMAV 2008 information and an evaluation can be requested at: http://www.denali.com/mmav.
About Denali Software
Denali Software, Inc. is a world-leading provider of electronic design automation (EDA) software and intellectual property (IP) for system-on-chip (SoC) design and verification. Denali delivers the industry's most trusted solutions for deploying USB, PCI Express, NAND Flash and DDR DRAM subsystems. Developers use Denali's EDA, IP and services to reduce risk and speed time-to-market for electronic system and chip design. Denali is headquartered in
Related Semiconductor IP
- Avalon Mobile DDR Memory Controller
- DDR Memory Controller IP for low power and high reliability
- DO-254 DDR Memory Controller 1.00a
- High Performance DDR 3/2 Memory Controller IP
- DDR 4/3 Memory Controller IP - 2400MHz
Related News
- PGC Strengthens Cloud and AI ASIC Acceleration with Synopsys’ Next-Generation Interface and Memory IP on Advanced Nodes
- Spectral Design and Test Inc. and BAE Systems Announce Collaboration in RHBD Memory IP Development
- CAST Introduces Microsecond Channel Controller IP Core for Automotive Power and Sensor Interfaces
- DI3CM-HCI, A High-Performance MIPI I3C Host Controller IP Core for Next-Generation Embedded Designs
Latest News
- Siemens accelerates integrated circuit design and verification with agentic AI in Questa One
- Weebit Nano achieves record half-year revenue; licenses ReRAM to Tier-1 Texas Instruments
- IObundle Releases Open-Source UART16550 Core for FPGA SoC Design
- Rapidus Secures 267.6 Billion Yen in Funding from Japan Government and Private Sector Companies
- DNP Invests in Rapidus to Support the Establishment of Mass Production for Next-Generation Semiconductors