UMC 55nm ULP/LowK Process Single-Port SRAM with RED Well Biase Memory compiler
Overview
UMC 55nm ULP/LowK Process Single-Port SRAM with RED Well Biase Memory compiler
Technical Specifications
Short description
UMC 55nm ULP/LowK Process Single-Port SRAM with RED Well Biase Memory compiler
Vendor
Vendor Name
Foundry, Node
UMC 55nm
UMC
Pre-Silicon:
55nm
Related IPs
- Single Port SRAM Compiler IP, UMC 65nm SP process
- UMC 55nm ULP/LowK Process Single-Port SRAM with well bias & RED Memory Compiler
- Single Port SRAM compiler - Memory optimized for high density and low power - Deep N Well supported - compiler range up to 320 k
- UMC 55nm ULP/LowK Process Single-Port SRAM with well bias HVT Memory Compiler
- UMC 55nm ULP/LowK Single-Port SRAM with Well Bias uHVT
- Low Power Memory Compiler - Single Port SRAM - GF 22nm FDX