System-in-package becomes SoC alternative
August 06, 2004 (4:34 PM EDT)

- Getting inside the SiP
Many design teams are taking a harder look at the system-in-package alternative to conventional system-on-chip design. The advantages of combining multiple dice in one package have been well-documented. The SiP approach exploits the low cost and rigorous testing of commodity ICs such as DRAMs. It allows specialized circuitry, such as RF amplifiers or precision analog components, to reside on their own dice, fabricated in their own optimized processes. It can integrate high-quality passive components into the package, reducing parts count and board area in ways the SoC cannot. Compared with a complex SoC design, it can cut design risk and shorten time-to-volume production, especially if that design would require a large die area or a leading-edge process. And it can lever existing IC designs that are already in production, well up the yield curve and field-tested. But combining several dice into a single package is not simply a matter of ordering a different package option from the assembly vendor. The SiP assembly itself becomes a design project, with all of the mechanical, electrical and thermal issues that any other new package design would entail. But in the case of an SiP there are added complexities.

- Cu links on the straight and narrow
- SiPs pose considerations for die design
- A systems approach delivers SiP design
- Analog BIST locates good dice

- Management of Technical Details Further Enhances Benefits of System-In-Package (SIP) Technology
- Component Partitioning for System in Package (SiP) Applications
- Design Tools Key to SiP Cycle Time Reduction
Related Semiconductor IP
- LPDDR6/5X/5 PHY V2 - Intel 18A-P
- ML-KEM Key Encapsulation & ML-DSA Digital Signature Engine
- MIPI SoundWire I3S Peripheral IP
- ML-DSA Digital Signature Engine
- P1619 / 802.1ae (MACSec) GCM/XTS/CBC-AES Core
Related White Papers
- A cost-effective and highly productive Framework for IP Integration in SoC using pre-defined language sensitive Editors (LSE) templates and effectively using System Verilog Interfaces
- Power Management for Internet of Things (IoT) System on a Chip (SoC) Development
- SOC Stability in a Small Package
- Analog and Power Management Trends in ASIC and SoC Designs
Latest White Papers
- AnaFlow: Agentic LLM-based Workflow for Reasoning-Driven Explainable and Sample-Efficient Analog Circuit Sizing
- FeNN-DMA: A RISC-V SoC for SNN acceleration
- Multimodal Chip Physical Design Engineer Assistant
- An AUTOSAR-Aligned Architectural Study of Vulnerabilities in Automotive SoC Software
- Attack on a PUF-based Secure Binary Neural Network