PCIe goes Clockless -- Achieving independent spread-spectrum clocking without SSC isolation
Reginald Conley, PLX Technology
EETimes (7/5/2012 11:25 AM EDT)
PCI Express (PCIe) has established itself as the IO interconnect of choice for communication within the server and PC environment. Today, an emerging trend among designers is extending PCIe beyond the PC/server while maintaining the advantages of simplicity, bandwidth, scalability, low power and cost. One of the major system-level challenges in extending PCIe outside the box has been clock distribution between separated domains.
While many PCIe devices can operate asynchronously, these applications use constant-frequency clocking. The challenge gets more complicated when spread spectrum clocking (SSC) is needed. In systems required to operate with SSC, the only available option has been clock isolation. This method adds complexity in component count, clock fidelity, and media selection. In addition, the cable itself must operate in a constant frequency clock (CFC) domain. This CFC domain can still represent a significant source of electromagnetic interference (EMI).
Let’s look at the importance of introducing independent SSC operation to the ecosystem of PCIe and some of the cross technology advantages in performance, simplicity and cost that it can deliver.
To read the full article, click here
Related Semiconductor IP
- PCI Express PHY
- Multi-Channel Flex DMA IP Core for PCI Express
- PCIe - PCI Express Controller
- PCI Express PIPE PHY Transceiver
- Scalable Switch Intel® FPGA IP for PCI Express
Related White Papers
- Exec goes to bat for standard design methodology
- Clockless IC designs are ready to compete
- PCI Express goes everywhere
- Enabling Robust and Flexible SOC Designs with AXI to PCIe Bridge Solutions
Latest White Papers
- QiMeng: Fully Automated Hardware and Software Design for Processor Chip
- RISC-V source class riscv_asm_program_gen, the brain behind assembly instruction generator
- Concealable physical unclonable functions using vertical NAND flash memory
- Ramping Up Open-Source RISC-V Cores: Assessing the Energy Efficiency of Superscalar, Out-of-Order Execution
- Transition Fixes in 3nm Multi-Voltage SoC Design