Achieving Your Low Power Goals with Synopsys Ultra Low Leakage IO
By Harsh Sahay, Ankit Agrawal, Manoj Kumar Sharma (Synopsys)
The demand for low power design has intensified with shrinking geometries. At the same time, innovation in battery operated, handheld devices has increased the design complexity by adding more and more functionality. The focus is on power-optimized designs while maintaining low cost and reduced risk. Designers face these complex and contradictory challenges: developing products with the lowest possible power consumption, maintaining high performance, integrating new connectivity standards, and moving to the smallest process technologies while keeping costs down.
Optimizing the power helps extend battery life, one of the most critical requirements in consumer and mobile applications. General Purpose IOs (GPIOs) are an essential block in a system-on-chip (SoC). GPIOs are the standard chip interface that communicates between on-chip logic operating at low voltages and off-chip components operating at similar or higher voltages. As functionality is added to the SoC, the number of pin connections to the external interfaces increases, and therefore the number of GPIOs needed in the SoC increases. With so many GPIOs in a design, it is critical to ensure they consume as little leakage power as possible to minimize the impact on the overall leakage at the SoC level while maintaining high frequencies of 100s of MHz for proper IO operation.
Leakage is often considered a device artifact that cannot be avoided, however, experienced IP designers adopt different design techniques to reduce leakage in the IOs. One example is to use Foundry-provided Ultra Low Leakage (ULL) Metal Oxide Semiconductor (MOS) devices. Unfortunately, because these MOS devices have higher threshold voltages, which reduce the device performance and circuit performance, they are of limited use. Therefore, designing the circuits to alleviate any leakage paths in the design is critical.
This whitepaper explains the need for ULL GPIOs, the optimization techniques used to reduce leakage, and the inherent tradeoffs to consider. Finally, it describes how Synopsys ULL GPIOs help designers reduce leakage while achieving the SoC power and performance targets for mobile and battery-driven devices used in AI and sensing applications.
Related Semiconductor IP
- AES GCM IP Core
- High Speed Ethernet Quad 10G to 100G PCS
- High Speed Ethernet Gen-2 Quad 100G PCS IP
- High Speed Ethernet 4/2/1-Lane 100G PCS
- High Speed Ethernet 2/4/8-Lane 200G/400G PCS
Related White Papers
- Achieving Low power with Active Clock Gating for IoT in IPs
- Context Based Clock Gating Technique For Low Power Designs of IoT Applications - A DesignWare IP Case Study
- A 55-nm Ultra Low Leakage SRAM Compiler with Optimized Power Gating Design
- Low Power Analysis and Verification of Super Speed Inter-Chip (SSIC) IP
Latest White Papers
- New Realities Demand a New Approach to System Verification and Validation
- How silicon and circuit optimizations help FPGAs offer lower size, power and cost in video bridging applications
- Sustainable Hardware Specialization
- PCIe IP With Enhanced Security For The Automotive Market
- Top 5 Reasons why CPU is the Best Processor for AI Inference