Ziptronix Produces World's First Three-Dimensional System-on-Chip
MORRISVILLE, N.C.--Sept. 26, 2005
--Turning industry vision to reality, Ziptronix, a leader in innovative semiconductor 3D technology, has built the world's first three-dimensional System-on-Chip (3D SoC) as a demonstration for a major networking technology customer for use in the development of wireless communication applications. Ziptronix' innovative 3D technology provides a viable, alternative to traditional System-on-Chip (SoC) and System-in-Package (SiP) technologies.
Ziptronix' new 3D SoC device, built using the company's proprietary ZiROC and ZiCON(R) technologies, combines memory, microprocessor and programmable logic die into a single, multi-level, silicon die measuring 280mm squared and the second level measuring just 0.03mm in height. This demonstration validates Ziptronix' core capabilities in dielectric covalent bonding and die thinning.
"The Ziptronix 3D SoC methodology helps customers with difficult size challenges," Phil Nyborg, President and CEO of Ziptronix, said. "Ziptronix has dedicated itself to bringing the most advanced System-on-Chip integration technologies to market - and our 3D SoC device testifies to our success. In terms of form factor and system value, Ziptronix offers a new paradigm in the way the industry can design and build baseline devices for many technology segments, such as communications, embedded systems and consumer electronics."
Ziptronix Technology
Ziptronix produced the world's first 3D SoC by applying its physical bonding and device interconnect technologies, which make vertical integration possible. The resulting 3D IC demonstrates that die-to-wafer bonding and die thinning yield working silicon. ZiROC bonding technology offers an adhesive-free methodology that forms covalent bonds directly between silicon oxide coated die using commonly available semiconductor manufacturing equipment and techniques. Using off-the-shelf components and employing die-scale integration, the time-to-market design cycle of 12-14 months for traditional SoC devices is reduced to six months.
"The validation of this Ziptronix second-generation device establishes credibility for 3D SoC - and opens the door to the next wave of system integration at the IC level," said Nyborg. "Ziptronix' three-dimensional integration technology can be used to realize devices with 2-billion plus transistors in the smallest possible footprint."
"This development demonstrates our expertise and focus in 3D IC technology and coincides with the initiation of our commercial rollout. Within our licensing business model, Ziptronix is engaging with a select group of initial partners adopting 3D IC design and manufacturing," said Nyborg.
About Ziptronix
Founded in October 2000, Ziptronix is a privately held company spun out from the Research Triangle Institute to commercialize ten years of research and development leading to the fabrication of three-dimensional integrated circuits. Its proven technology is being applied to development projects for major semiconductor manufacturers. Ziptronix has complete in-house fab capabilities for 3D technology development and 3D IC prototyping. Ziptronix corporate headquarters are in Morrisville, North Carolina. More information about Ziptronix is available through the World Wide Web at http://www.ziptronix.com.
Related Semiconductor IP
- 12-bit, 400 MSPS SAR ADC - TSMC 12nm FFC
- 10-bit Pipeline ADC - Tower 180 nm
- Simulation VIP for Ethernet UEC
- Automotive Grade PLLs, Oscillators, SerDes PMAs, LVDS/CML IP
- CAN-FD Controller
Related News
- Cadence Expands System IP Portfolio with Network on Chip to Optimize Electronic System Connectivity
- proteanTecs Launches Solution for System Production Analytics Based on Chip Telemetry
- Qualis and Sonics Partnership Produces OCP-Compliant Domain Verification Component
- Atmel Produces Fourth-generation ARM-based System-on-Chip for M-Systems' Smart DiskOnKey Platform in Record Time
Latest News
- Qualitas Semiconductor Demonstrates Live of PCIe Gen 6.0 PHY and UCIe v2.0 Solutions at ICCAD 2025
- WAVE-N v2: Chips&Media’s Custom NPU Retains 16-bit FP for Superior Efficiency at High TOPS
- Quintauris releases RT-Europa, the first RISC-V Real-Time Platform for Automotive
- PQShield's PQCryptoLib-Core v1.0.2 Achieves CAVP Certification for a broad set of classical and post-quantum algorithms
- M31 Debuts at ICCAD 2025, Empowering the Next Generation of AI Chips with High-Performance, Low-Power IP