TaraCom Introduces SerDes/PHY IPs in 90 and 65-Nanometer
TaraCom Integrated Products is a fabless semiconductor company pioneering high jitter performance SerDes and high speed I/O technology. TaraCom has ported the Serial ATA (SATA) core intellectual core property (IP) for integration into SoC and ASIC designs ranging from XAUI compliant, PCS/PMD functionality of the 10 Gigabit Ethernet XAUI and 10 Gigabit Fibre Channel specs as well as SATA, PCI Express, XGMII and other related applications.
TaraCom has ported its TaraCom III ™ SATA Phy IP core progressively from 130-90-65 nm process technologies for easy design integration. The 3 new IP products cover a broad family of SerDes mixed signal IPs capable of throughput rates from 1.0-6.25 Gbps custom-designed for standard XAUI, PCI Express Gen 1 and 2, Infiniband & SONET and SATA Phy Gen 1 and 2 The new TaraCom III ™ product family consisting of the following parts that will be available by October 2006.
- SATA Host Phy IP Core
- XAUI SerDes Phy IP Core
- PCI Express IP Core
Dr. Reza Gholami, VP System Engineering, indicated that this 3rd IP generation SerDes technology offers highest jitter tolerance similar to TaraCom’s predecessor IP products. This enables the integration of the IP in SoC and ASIC in the presence of multiple high speed clocks and noisy environments. The new 3rd generation solutions operate at 1 volt providing significantly reduced power consumption per channel over existing solutions. In their lowest power mode, the PHYs consume less than 75 mW of power per channel, which is 20% less than competitive products. Optimized low leakage solutions of 65 nm processes are being utilized in development of high speed SerDes and Phys thru extensive previous design activity...
Charlie Smaltz, Business Development Department will lead the sales and marketing activity on a worldwide basis. From a marketing viewpoint, he confirmed existing market research that indicated a rapid transition from the existing 130nm and 90 nm geometry to the 65 nm and should dominate industry standard in CY2007. "The easy stuff people already do — things like high- and low-leakage cells, clock gating and multiple threshold voltages. The next stage is multiple power domains". TaraCom offers “Shuttle support”, production test consultation or test development to support licensee’s requirements.
Related Semiconductor IP
- SATA HOST CONTROLLER IIP
- SATA Host Controller
- Xilinx Ultra Scale Plus SATA HOST IP
- SATA Host AHCI Core
- SATA Host App Core
Related News
- Chartered and Mentor Graphics Team to Offer Technology Design Kits for 65 and 90 Nanometer Common Platform Technology Processes
- Agere Systems Announces Comprehensive 90 Nanometer Custom Chip Platform Targeted for Communications Applications
- Agere Systems Demonstrates Fastest SerDes Circuitry Utilizing 90 Nanometer Low-K Technology
- Rambus Showcases Industry's First TSMC 90 Nanometer Serial Link Cell Solution at DesignCon 2004
Latest News
- Qualitas Semiconductor Demonstrates Live of PCIe Gen 6.0 PHY and UCIe v2.0 Solutions at ICCAD 2025
- WAVE-N v2: Chips&Media’s Custom NPU Retains 16-bit FP for Superior Efficiency at High TOPS
- Quintauris releases RT-Europa, the first RISC-V Real-Time Platform for Automotive
- PQShield's PQCryptoLib-Core v1.0.2 Achieves CAVP Certification for a broad set of classical and post-quantum algorithms
- M31 Debuts at ICCAD 2025, Empowering the Next Generation of AI Chips with High-Performance, Low-Power IP