Tallika announces immediate availability of DDR I/II Controller Cores
Mesa, AZ., April 28, 2005 – Tallika Corporation, an Intellectual Property and Design Services Company, today disclosed that it has been shipping DDR I/II Controller Core to beta customers.
Tallika’s DDR Controller has been verified using a completely pseudo-random self-checking Verification environment to validate interoperability with the industry’s leading DRAM Manufacturers. Deliverables include Verilog RTL, Reference Physical Implementation, Static Timing Scripts, and Verification Environment.
“Tallika is committed to providing leading edge complete IP solutions to enable our Customers to get to Market faster,” said Hemi Bhatnagar, President, CEO of Tallika Corporation. “Our ability to engage with customers early on at an architecture level, create and provide a best fit Custom IP Core solution, and then complement the solution with best-in-class implementation services/reference implementation, enables us to provide low-risk high-value solutions to our customers in a broad array of market segments”.
Key Features
- Innovative Application side interface for easy integration
- Supports DDR I and II Jedec standards
- Programmable timing parameters
- Supports DDR with 4 and 8 banks active
- Configurable Command and Data queue depths
- Supportd data rates upto 666 MHz in DDR2
- Supports x4, x8 and x16 parts from all major memory manufacturers
- Optional support for ECC
- User Selectable Word Widths
- Verified with industry leading IO partners to provide a complete solution
About Tallika Corporation
Tallika Corporation is a leading provider of Silicon Intellectual Property and Professional Services for consumer, networking, computing, and storage markets.
For more information on Tallika’s Products and Services, please visit http://www.tallika.com
Related Semiconductor IP
- Multi-channel, multi-rate Ethernet aggregator - 10G to 400G AX (e.g., AI)
- Multi-channel, multi-rate Ethernet aggregator - 10G to 800G DX
- 200G/400G/800G Ethernet PCS/FEC
- 50G/100G MAC/PCS/FEC
- 25G/10G/SGMII/ 1000BASE-X PCS and MAC
Related News
- MIPI D-PHY IP Cores along with MIPI DSI Controller IP Cores for both Tx & Rx is available for immediate licensing for high-performance, cost-optimized cameras and displays
- USB 3.2 OTG Controller and PHY IP Cores for ultra-high speed, lossless data and power delivery are available for immediate licensing
- Display Port/eDisplay Port v.1.4 Tx-Rx PHY & Controller Silicon Proven IP Cores with high Bandwidth and 4K/8K Resolution is ready for immediate licensing
- Embrace the future of sensor communication in your SoC with proven MIPI I3C SMaster, Master, and Slave Controller IP Cores. Licensing opportunities are available for immediate implementation
Latest News
- How CXL 3.1 and PCIe 6.2 are Redefining Compute Efficiency
- Secure-IC at Computex 2025: Enabling Trust in AI, Chiplets, and Quantum-Ready Systems
- Automotive Industry Charts New Course with RISC-V
- Xiphera Partners with Siemens Cre8Ventures to Strengthen Automotive Security and Support EU Chips Act Sovereignty Goals
- NY CREATES and Fraunhofer Institute Announce Joint Development Agreement to Advance Memory Devices at the 300mm Wafer Scale