Novas and Denali team to speed debugging using memory subsystem information
NOVAS AND DENALI TEAM TO SPEED DEBUGGING USING MEMORY SUBSYSTEM INFORMATION
Denali integrates MMAV with Debussy, joins Novas' Harmony Program
SAN JOSE, Calif., June 7, 2001--Novas, the leader in debug systems for complex chip designs, and Denali, a world leader in high-performance memory subsystem design and verification, today announced that Denali's Memory Modeler Advanced Verification (MMAV) is now integrated with Novas' Debussy(r) debug system. MMAV is the industry-standard solution for modeling and simulating memory, and the most advanced verification IP for system-level verification and debugging.
With the complexity of today's memories, tracking down bugs in complex systems is difficult and time-consuming. But with the integration of Debussy and MMAV, customers can easily view, edit, and manipulate memory data and memory transactions to quickly locate and isolate system-level bugs. Compatibility between the two companies' products is assured as Denali has joined Novas' Harmony program, through which Novas provides access to Debussy and support for product integration, improving productivity for mutual customers.
"Novas is committed to open systems and partnerships that reduce the cost of using EDA tools for chip design by lowering interoperability costs," said Scott Sandler, president and CEO of Novas. "The integration of Denali's MMAV with Debussy is a great example of how Novas is partnering with leading companies to reduce the cost of the most expensive part of verification, which is the human effort required to understand the design."
"With Debussy and MMAV, designers can synchronize waveform views with data stored in memory," said Kevin Silver, vice president of marketing at Denali. "For any point in time, designers can instantly view the state of memory at that time. They can also see a history of data transactions - all the reads and writes - into and out of any memory location. Moving seamlessly between waveforms and memory information gives designers huge productivity gains in verification and debugging."
About Harmony
Novas established its Harmony program in 1999 to lower the cost of EDA tool interoperability. The Harmony program provides developers of verification and other tools with Debussy licenses, engineering support for integration efforts, and ongoing support for mutual customers. Debussy's open application programming interfaces (APIs) ensure that the widest range of chip design and verification solutions can take advantage of its industry-leading debug capabilities.
About Denali Software, Inc.
Denali Software, Inc. is the world's largest provider of comprehensive solutions for memory subsystem modeling, simulation and verification. Denali delivers its extensive database of memory models, powerful design verification software, and memory processor IP through its dedicated platform, eMemory.com. More than 3000 designers worldwide use Denali's tools, technology, and services to efficiently integrate new memory technologies into complex system designs for communication, consumer, and computer products. For more information, contact Denali at http://www.denalisoft.com or call (650) 325-7241.
About Novas
Novas is the leader in debug systems for complex chip designs. The Company's Debussy(r) Total Debug system manages the design debug process for system-on-chip integrated circuits, dramatically reducing the time it takes to locate, isolate, and understand the causes of unexpected design behavior. Debussy increases designer and design team productivity during the time-intensive verification and debug phases. Novas has over 7,000 systems in use at hundreds of customer sites worldwide.
Novas is located at 2025 Gateway Place, Suite 480, San Jose, CA 95110.
Phone: 408-467-7888 or 888-NOVAS-38, Fax: 408-467-7889. For more information visit www.novas.com or send email to info@novas.com.
###
For more information contact:
Eileen Elam KJ Communications 650-917-1488 KjcomE@cs.com | Maggie Albrecht Novas 408-467-7867 maggie@novas.com |
Lois DuBois Cayenne Communication (650) 854-5485 lois.dubois@cayennecom.com | Kevin Silver Denali Software (512) 454-7004 x230 kevin@denalisoft.com |
Related Semiconductor IP
- RISC-V CPU IP
- AES GCM IP Core
- High Speed Ethernet Quad 10G to 100G PCS
- High Speed Ethernet Gen-2 Quad 100G PCS IP
- High Speed Ethernet 4/2/1-Lane 100G PCS
Related News
- Novas, Denali Offer First Transaction-Level Verification and Debugging Environment for PCI Express Design Verification
- Faraday Collaborates with Novas to Accelerate Debugging of Designs Containing Memory IPs
- Rambus Advances AI/ML Performance with 8.4 Gbps HBM3-Ready Memory Subsystem
- OPENEDGES Completes the Tapeout of the 7nm HBM3 Memory Subsystem (PHY & Memory Controller) Test chip
Latest News
- HPC customer engages Sondrel for high end chip design
- PCI-SIG’s Al Yanes on PCIe 7.0, HPC, and the Future of Interconnects
- Ubitium Debuts First Universal RISC-V Processor to Enable AI at No Additional Cost, as It Raises $3.7M
- Cadence Unveils Arm-Based System Chiplet
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers