MIPI Alliance Introduces MIPI C-PHY Specification and Updates its D-PHY and M-PHY Specifications
The New Releases Expand the MIPI Alliance’s Family of Physical Layer Specifications for Mobile and Mobile-Influenced Applications
PISCATAWAY, NJ, September 17, 2014- The MIPI®Alliance, an international organization that develops interface specifications for mobile and mobile-influenced industries, today introduced its new MIPI C-PHY™ specification, a physical layer interface for camera and display applications. The specification expands the MIPI Alliance’s family of physical layer specifications, broadening the variety of interface choices available to manufacturers and opening up new opportunities for companies to differentiate their product designs based on business-specific strategies or technology requirements.
“We are very pleased to add MIPI C-PHY to our widely adopted family of physical layer technologies,” said Joel Huloux, chairman of the board of MIPI Alliance. “The MIPI Alliance is all about helping companies interconnect components to create successful mobile designs and as an organization we provide a selection of physical layer technologies to support a full range of application requirements. Companies developing new products can now select from MIPI C-PHY as well as our newly updated MIPI D-PHY™specification and MIPI M-PHY® specification and apply the specifications to best meet their needs.”
MIPI C-PHY, released as v1.0, is designed to connect camera and display modules to an application processor. The interface allows system designers to easily scale the existing MIPI Alliance Camera Serial Interface (CSI-2) and Display Interface (MIPI DSI) ecosystems to support higher resolution image sensors and displays while at the same time keeping power consumption low. It also supports soft configurability of lanes within a link to optimize bandwidth and minimize pin count. MIPI C-PHY can be implemented with MIPI D-PHY on the same device pins, which allows connections to the companion device with either PHY technology.
“The MIPI C-PHY specification was developed to reduce the interface signaling rate to enable a wide range of high-performance and cost-optimized applications, such as very low-cost, low-resolution image sensors; sensors offering up to 60 megapixels; and even 4K display panels,” said Rick Wietfeldt, chair of the MIPI Alliance Technical Steering Group.
MIPI C-PHY accomplishes this by departing from the conventional differential signaling technique on two-wire lanes and introducing 3-phase symbol encoding of about 2.28 bits per symbol to transmit data symbols on 3-wire lanes, or “trios” where each trio includes an embedded clock. Three trios operating at the MIPI C-PHY v1.0 rate of 2.5 Gsym/s achieve a peak bandwidth of 2.5 Gsym/s times 2.28 bits/symbol, or about 17.1 Gbps over a 9-wire interface that can be shared, if desired, with the MIPI D-PHY interface.
The MIPI Alliance is also pleased to announce the continued development, support and forward progress of its PHY family with updates to the MIPI D-PHY and MIPI M-PHY physical layer technologies. The updated MIPI D-PHY specification, v1.2, introduces lane-based data skew control in the receiver to achieve a peak transmission rate of 2.5 Gbps/lane or 10 Gbps over 4 lanes, compared to the v1.1 peak transmission rate of 1.5 Gbps/lane or 6 Gbps over 4 lanes. The MIPI M-PHY v3.1 specification introduces transmitter equalization to improve support for challenging channels while maintaining the peak transmission rate of 5.8 Gbps/lane or 23.2 Gbps over 4 lanes, which was achieved in its v3.0 specification.
“The MIPI Alliance’s three physical layers, combined with MIPI Alliance application protocols, address the evolving interface needs of the entire mobile device. Fundamentally, MIPI Alliance interfaces enable manufacturers to simplify the design process, reduce costs, create economies of scale and shorten time-to-market,” said Ken Drottar, chair of the MIPI Alliance PHY Working Group.
The MIPI Alliance’s family of specialized physical layers supports a variety of mobile device protocols for chip-to-chip, camera and display applications that require high-performance, low-power serial interfaces and produce very low electromagnetic interference (EMI). Each of the physical layers offers unique advantages and features that collectively address the most essential functions needed in today’s smartphones, tablets and laptop computers. MIPI M-PHY, for example, provides a high-speed physical layer specification for data transmission in a mobile terminal, and MIPI D-PHY is widely used for camera and display applications.
The MIPI Alliance makes its PHYs and protocols available as individual interfaces, enabling companies to adopt those that meet their particular design needs. Because mobile connectivity is increasingly finding its way into additional industries, the MIPI Alliance works cooperatively with other standards development organizations whose technologies can use or benefit from MIPI interfaces. For example, MIPI M-PHY has been adopted as the physical layer technology enabling popular PC protocols to operate in mobile terminals. Some of these externally developed standards include Universal Flash Storage (UFS) from the JEDEC® Solid State Technology Association; Mobile PCI Express (M-PCIe®) from the PCI-SIG®, and SuperSpeed USB Inter Chip (SSIC) from the USB 3.0 Promoters Group.
MIPI C-PHY v1.0, MIPI D-PHY v1.2 and MIPI M-PHY v3.1 are readily available to MIPI Alliance members and can be downloaded from the member portal on the MIPI Alliance web site.
For more information about MIPI Alliance’s physical layer specifications, please visit http://bit.ly/MIPIPHYSpecs.
The MIPI Alliance is holding its first meeting in China with an “Open Day” to be held on Thursday, October 9 at the Le Royal Meridien Hotel in Shanghai. The event will be free and open to preregistered industry representatives, non-members, MIPI Alliance Members, press and analysts. To register for the MIPI Alliance Open Day, visit http://www.cvent.com/d/n4q5sq.
About MIPI Alliance
MIPI Alliance (MIPI) develops interface specifications for mobile and mobile-influenced industries. Founded in 2003, the organization has more than 260 member companies worldwide, more than 15 active working groups, and has delivered more than 45 specifications within the mobile ecosystem in the last decade. Members of the organization include handset manufacturers, device OEMs, software providers, semiconductor companies, application processor developers, IP tool providers, test and test equipment companies, as well as camera, tablet and laptop manufacturers. For more information, please visit www.mipi.org.
Related Semiconductor IP
- MIPI C-PHY
- MIPI C-PHY v2.0 D-PHY v2.1 for TSMC N5A
- MIPI C-PHY v2.0 D-PHY v2.1 RX 3 trios/4 Lanes in TSMC (N5A)
- MIPI C-PHY DSI TX IP
- MIPI C-PHY DSI RX IP
Related News
- Arasan announces its next generation of C-PHY/ D-PHY Combo IP Core compliant with the latest MIPI Specifications
- Arasan Announces it's 2'nd Generation MIPI C-PHY / D-PHY IP Combo Core for C-PHY v1.2 Specifications
- Mixel Announces Availability of the World's First MIPI C-PHY/D-PHY Combo IP Supporting 30 Gbps
- Arasan announces the immediate availability of its MIPI C-PHY / D-PHY Combo IP for SoC Designs on TSMC 22nm Process
Latest News
- HPC customer engages Sondrel for high end chip design
- PCI-SIG’s Al Yanes on PCIe 7.0, HPC, and the Future of Interconnects
- Ubitium Debuts First Universal RISC-V Processor to Enable AI at No Additional Cost, as It Raises $3.7M
- Cadence Unveils Arm-Based System Chiplet
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers