Xylon announces logiI2C Master Controller IP core for Xilinx FPGAs
New I2C Bus Master Controller IP core
July 9, 2012, Zagreb (Croatia) â New logiI2C Bus Master Controller IP core from Xylon's logicBRICKS IP library supports single master I2C communications and enables bug-free data transfers. It is ARM® AMBA® AXI4-Lite bus compliant, and can be implemented in all Xilinx programmable devices, including the 7 series FPGA families and the Zynqâ¢-7000 EPP.
Xylon delivers the logiI2C IP core in a format which is fully compatible with Xilinx Platform Studio (XPS), and the software driver compatible for use within Xilinx Software Development Kit (SDK).
The logiI2C IP core license fees offered through Xylon's Low-Volume IP Program (LVIP) start at â¬850 (< $1,050).
For datasheet and general information about the logiI2C I2C Bus Master Controller IP core please visit:
http://www.logicbricks.com/Products/logiI2C.aspx.
The logiSDHC can be evaluated on Xylon's logiCRAFT-CC Companion Chip Kits, or third-party hardware platforms.
Related Semiconductor IP
- NPU IP Core for Mobile
- NPU IP Core for Edge
- Specialized Video Processing NPU IP
- HYPERBUS™ Memory Controller
- AV1 Video Encoder IP
Related News
- DI2CMS, I2C Master - Slave Bus Interface from Digital Core Design
- CAST Adds New SafeSPI Controller to its Functional Safety IP Core Product Line
- Digital Core Design Unveils DPSI5 - The Next-Generation IP Core for PSI5 Communication
- New TSN-MACsec IP core for secure data transmission in 5G/6G communication networks
Latest News
- Jim Keller: ‘Whatever Nvidia Does, We’ll Do The Opposite’
- FlexGen Streamlines NoC Design as AI Demands Grow
- IntoPIX Presents Its New Titanium Software Suite: Empowering AV-Over-IP Workflows With Speed, Quality & Interoperability
- Global Semiconductor Sales Increase 2.5% Month-to-Month in April
- Speedata Raises $44M to Launch First-Ever Chip Designed Specifically for Accelerating Big Data Analytics - Compute's Second Largest Workload