Genesys Logic First to Market with PCI Express PIPE PHY Chip
July 14, 2005 -- San Jose -- Genesys Logic, Inc. (GLI) the high speed I/O communications specialist, today announced full production and availability of its PCI Express GigaCourier™ GL9711 integrated circuit (IC). The device provides PCB developers, for the first time, with an access speed of 2.5Gbps and a 125MHz/16-bit or 250MHz/8-bit PIPE interface.
“The availability of our latest version of the GigaCourier, GL9711 1-lane PIPE PHY chips, allows FPGA designers to take full advantage of the high-speed PCI Express standard,” said Jerry Chen, Director of Technology at Genesys Logic. “The GL9711 is the first PCI Express 1-lane PIPE PHY discrete chip in the industry implemented in a 0.18ìm standard digital CMOS process and is already supported by key core logic IP partners in the US and Japan.”
This first discrete solution to the PCI express standard is available immediately and priced around $5.00 in quantities of 25,000.
GL9711 and the soon-to-be-released GL9714 4-lane version, fully comply with both the PCI ExpressTM Base Specification Revision 1.0a and the PHY Interface for the PCI Express (PIPE) Architecture version 1.0 from Intel. The GL9714, available in Q4, 2005 will be a four-lane transceiver, to be designed in as either 8/16/32 lanes configuration to meet the demand of various bandwidth specifications for networking, graphics, storage, and many other high-speed applications.
“The availability of our latest version of the GigaCourier, GL9711 1-lane PIPE PHY chips, allows FPGA designers to take full advantage of the high-speed PCI Express standard,” said Jerry Chen, Director of Technology at Genesys Logic. “The GL9711 is the first PCI Express 1-lane PIPE PHY discrete chip in the industry implemented in a 0.18ìm standard digital CMOS process and is already supported by key core logic IP partners in the US and Japan.”
This first discrete solution to the PCI express standard is available immediately and priced around $5.00 in quantities of 25,000.
GL9711 and the soon-to-be-released GL9714 4-lane version, fully comply with both the PCI ExpressTM Base Specification Revision 1.0a and the PHY Interface for the PCI Express (PIPE) Architecture version 1.0 from Intel. The GL9714, available in Q4, 2005 will be a four-lane transceiver, to be designed in as either 8/16/32 lanes configuration to meet the demand of various bandwidth specifications for networking, graphics, storage, and many other high-speed applications.
Related Semiconductor IP
- 12-bit, 400 MSPS SAR ADC - TSMC 12nm FFC
- 10-bit Pipeline ADC - Tower 180 nm
- Simulation VIP for Ethernet UEC
- Automotive Grade PLLs, Oscillators, SerDes PMAs, LVDS/CML IP
- CAN-FD Controller
Related News
- Aldec's HES UltraScale+ Reconfigurable Accelerator and Northwest Logic's PCI Express Cores Provide Proven PCI Express Solution
- Genesys Logic First to Market with PCI Express 4-lane 10Gbps PIPE PHY Chips
- Mobiveil, Inc. and M31 Technology Announce A Compliant PCI Express PHY and Controller Solution
- Truechip announces first customer shipment of PCI Express Gen3 Comprehensive Verification IP (CVIP)
Latest News
- Qualitas Semiconductor Demonstrates Live of PCIe Gen 6.0 PHY and UCIe v2.0 Solutions at ICCAD 2025
- WAVE-N v2: Chips&Media’s Custom NPU Retains 16-bit FP for Superior Efficiency at High TOPS
- Quintauris releases RT-Europa, the first RISC-V Real-Time Platform for Automotive
- PQShield's PQCryptoLib-Core v1.0.2 Achieves CAVP Certification for a broad set of classical and post-quantum algorithms
- M31 Debuts at ICCAD 2025, Empowering the Next Generation of AI Chips with High-Performance, Low-Power IP