Scale FD-SOI to 7nm? Yes, We Can
By Anne-Françoise Pelé, EETimes Europe (November 16, 2023)
Why set the target at 10 nm when you can aim further?
During the consultative phase leading up to the Chips Act, the EU asked its three champions of microelectronics research—CEA-Leti, imec and Fraunhofer—how they might support the European challenge of doubling production by 2030, seeking their recommendations for a strategic roadmap. Their proposal included establishing a fully depleted silicon-on-insulator (FD-SOI) pilot line in Grenoble, France, to help scale FD-SOI process technology to 10 nm.
Why set the target at 10 nm when you can aim further? European Commissioner Thierry Breton raised the ante, proposing to scale FD-SOI down to 7 nm. Criticism was rife, but he persisted.
“If we set ourselves the ambition to get there, and to get there together at the European level, we will get there,” Breton said in September at the inauguration ceremony for Soitec’s SiC wafer fab in Bernin, near Grenoble.
To read the full article, click here
Related Semiconductor IP
- 12-bit, 400 MSPS SAR ADC - TSMC 12nm FFC
- 10-bit Pipeline ADC - Tower 180 nm
- NoC Verification IP
- Simulation VIP for Ethernet UEC
- Automotive Grade PLLs, Oscillators, SerDes PMAs, LVDS/CML IP
Related News
- FAMES makes its open call for 10nm, 7nm FD-SOI
- STMicroelectronics Secures Additional Sourcing for its Leading-Edge 28nm and 20nm FD-SOI Technology with GLOBALFOUNDRIES
- FDSOI roadmap renames next node as 14-nm
- Altera eyes FDSOI process for FPGAs
Latest News
- GlobalFoundries Appoints Matthew Zack as Chief Corporate Development Officer
- VeriSilicon’s NPU IP VIP9000NanoOi-FS has achieved ISO 26262 ASIL B certification
- NVIDIA and Synopsys Announce Strategic Partnership to Revolutionize Engineering and Design
- Presto Engineering Group Acquires Garfield Microelectronics Ltd, Creating Europe’s Most Comprehensive ASIC Design to Production One-Stop-Shop
- Qualitas Semiconductor Demonstrates Live of PCIe Gen 6.0 PHY and UCIe v2.0 Solutions at ICCAD 2025