Cadence Digital and Custom/Analog Tools Included in TSMC Reference Flows to Enable 16nm FinFET Designs
SAN JOSE, Calif. -- Sep 20, 2013 -- Cadence Design Systems, Inc. (NASDAQ: CDNS), a leader in global electronic design innovation, announced today that its digital, custom and signoff tools have implemented methodology innovations that allow customers to achieve TSMCâs 16nm FinFET process benefits of higher performance, lower power consumption and smaller area. The TSMC 16nm Custom Design Reference Flow development is built on top of the ongoing 16nm FinFET tool certification, which is currently at V0.5 of Design Rule Manual (DRM) and SPICE. Both companies will continue the certification all the way to V1.0. The Cadence® digital design tools were applied in a 16nm FinFET quad-core design that incorporated an ARM® Cortexâ¢-A15 mobile processor for the validation of methodologies in TSMCâs 16nm Reference Flow, with the goal to boost customer design power, performance and area (PPA). The flow was implemented with the Cadence Encounter® Digital Implementation System and includes Cadence signoff tools: Physical Verification System, QRC Extraction, Tempus⢠Timing Signoff Solution and Encounter Power System.
The TSMC 16nm Custom Design Reference Flow incorporates the use of optimized 16nm native SKILL® process design kits (PDKs) to enable an innovative FinFET custom design flow by applying a number of fins at every design stage, together with a robust set of productivity-enhancing Virtuoso® capabilities for leading custom/analog design. New capabilities include FinFET custom placement using module generators (modgens), FinFET auto-alignment and abutment, advanced rule support for layout automation, and fluid guard ring generation. Custom/analog tools in the flow include Virtuoso Schematic Editor, Virtuoso Layout Suite, Virtuoso Analog Design Environment, and Spectre® Simulator. Signoff tools in the flow include QRC Extraction, Physical Verification System and Virtuoso Power System.
âAs more electronics companies turn to 16nm FinFET technology for power savings and performance advantages, itâs important they know their design tools and manufacturing process have been tested to ensure they work seamlessly together,â said Suk Lee, TSMC senior director, Design Infrastructure Marketing Division. âThe inclusion of these Cadence technologies in TSMC Reference Flows helps our customers meet their time-to-market goals and stay competitive in advanced technology design.â
âOur early investment in FinFET technology development and our longstanding partnership with TSMC continue to create paths to the most advanced chip development in the world,â said Dr. Chi-Ping Hsu, chief strategy officer and senior vice president of the digital and signoff group at Cadence. âWe now have many customers using these flows to manufacture chips at TSMC that will soon be powering tomorrowâs state-of-the-art mobile devices.â
About Cadence
Cadence enables global electronic design innovation and plays an essential role in the creation of today's integrated circuits and electronics. Customers use Cadence software, hardware, IP, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products, and services is available here.
Related Semiconductor IP
- General use, integer-N 4GHz Hybrid Phase Locked Loop on TSMC 28HPC
- Process/Voltage/Temperature Sensor with Self-calibration (Supply voltage 1.2V) - TSMC 3nm N3P
- 25MHz to 4.0GHz Fractional-N RC PLL Synthesizer on TSMC 3nm N3P
- USB 4.0 V2 PHY - 4TX/2RX, TSMC N3P , North/South Poly Orientation
- TSMC CLN5FF GUCIe LP Die-to-Die PHY
Related News
- eMemory Announces Industry's First 16nm FinFET Compact (FFC) Process Verified OTP Silicon IP
- Cadence Announces DDR4 and LPDDR4 IP Achieve 3200 Mbps on TSMC 16nm FinFET Plus Process
- Credo 16-nm 28G and 56G PAM-4 SerDes Now Available on TSMC FinFET Compact Process
- Sidense Demonstrates Successful 1T-OTP Operation in TSMC 16nm FinFET Process
Latest News
- Mixel MIPI IP Integrated into Automotive Radar Processors Supporting Safety-critical Applications
- GlobalFoundries and Navitas Semiconductor Partner to Accelerate U.S. GaN Technology and Manufacturing for AI Datacenters and Critical Power Applications
- VLSI EXPERT selects Innatera Spiking Neural Processors to build industry-led neuromorphic talent pool
- SkyWater Technology and Silicon Quantum Computing Team to Advance Hybrid Quantum-Classical Computing
- Dnotitia Revolutionizes AI Storage at SC25: New VDPU Accelerator Delivers Up to 9x Performance Boost