Altera casts spotlight on IP integration tool
Altera casts spotlight on IP integration tool
By Crista Souza, EBN
March 7, 2002 (10:32 a.m. EST)
URL: http://www.eetimes.com/story/OEG20020307S0018
To simplify PLD designs that use third-party or home-grown intellectual property, programmable logic suppliers are touting software tools that accelerate IP integration. This week at the Embedded Systems Conference in San Francisco, Altera Corp. will spotlight SOPC Builder, a tool it created to automate the process of defining, configuring, and linking IP blocks-including multiple processors-to Altera's PLDs, said Bob Garrett, marketing manager for software and tools at Altera's Santa Cruz, Calif., design center. SOPC Builder reduces the integration process from months to minutes, according to Altera. “At the end of the day, the designer has to be able to put the design together,” Garrett said. “If they're out there hacking away at Verilog or VHDL, they're not getting it done.” SOPC Builder is designed to allow users to select IP blocks and configure their design parameters using a drop-down list that includes communications, DSP, microproce ssor, and bus interface cores, as well as their own IP. The tool then automatically generates a synthesized netlist, simulation test-bench, and custom software library that reflect the hardware configuration. Xilinx Inc., San Jose, recently outlined a similar design approach offered by its System Generator tool. The menu-driven application is touted as an essential tool in the design of PowerPC-based Virtex-II Pro parts, but is also considered a valuable design aid for general-purpose complex programmable devices, or what Xilinx calls “platform FPGAs.” SOPC Builder evolved from Altera's System Builder IP integration tool and was first used in development kits for Nios-processor-based Excalibur devices. Now the company is expanding its use to more general-purpose SOPC designs. The available IP is optimized for Altera's ARM, Nios, and Atlantic products, but the aim is to introduce a wider array of nonprocessor-specific IP, Garrett said. “The combination of easily accessible IP and a powerful system integration tool is a significant design asset for sophisticated, high-density PLD users and embedded systems designers alike,” said Paul Zorfass, an analyst at IDC, Framingham, Mass. SOPC Builder is included in the Excalibur Nios Development Kit and Excalibur ARM Solutions Pack, and can be downloaded from www.altera.com. The tool will be integrated in future versions of Quartus II design software.
Related Semiconductor IP
- 8MHz / 40MHz Pierce Oscillator - X-FAB XT018-0.18µm
- UCIe RX Interface
- Very Low Latency BCH Codec
- 5G-NTN Modem IP for Satellite User Terminals
- 400G UDP/IP Hardware Protocol Stack
Related News
- TTTECH releases 10 Gbit TSN-End Point IP Integration Kit to enable rapid TSN adoption in mission-critical applications
- Date 2002 conference to spotlight IP, SoC issues
- Cost pressures spotlight design-for-reuse
- MIPS casts doubts on ARM expansion strategy
Latest News
- SEMIFIVE Pulls Ahead in AI ASIC Market, Expanding Lead with Successive NPU Project Wins
- M31 Reports Record NT$1.78 Billion Revenue in 2025 as Advanced Node Royalties Begin to Emerge
- Silvaco Reports Fourth Quarter and Full-Year 2025 Financial Results
- Klepsydra Technologies and BrainChip Announce Strategic Partnership to Deliver Heterogeneous AI Runtime for Akida™ Neuromorphic Processors
- Alchip Reports ASIC-Leading 2nm Developments