Fast and efficient two-dimensional FFT core for image processing applications
Overview
Successful FPGA/ASIC implementation of two-dimensional FFTs (used in 2D image processing applications) requires deep understanding of the underlying 1D FFT algorithm, chip and memory architectures. Since each pixel of image data is effectively processed twice, the issues of throughput, scaling, resource usage, and memory interfacing all become intertwined when considering the optimal solution for the target chip architecture
Technical Specifications
Availability
now
Related IPs
- Low-power, low-gate-count, highly-configurable DSP core for audio and control processing
- 1G/10G/25G/50G/100G Ethernet Switch IP Core - Efficient and Massively Customizable
- Analog Front End IP for CMOS image processing applications
- FXAFE030HH0L is an Analog Front End IP for image processing applications. FXAFE030HH0L is fabricated in UMC 40 nm logic LP/HVT Low-K process to implement a signal processing solution for scanners, video and imaging applications. _x005F_x000D_
- Small-size ISP (Image Signal Processing) IP ideal for AI camera systems.
- Image Signal Processing for Automotive and Industrial Applications