Fast and efficient two-dimensional FFT core for image processing applications
Overview
Successful FPGA/ASIC implementation of two-dimensional FFTs (used in 2D image processing applications) requires deep understanding of the underlying 1D FFT algorithm, chip and memory architectures. Since each pixel of image data is effectively processed twice, the issues of throughput, scaling, resource usage, and memory interfacing all become intertwined when considering the optimal solution for the target chip architecture
Technical Specifications
Availability
now
Related IPs
- Image Signal Processing Pipeline IP core
- Image Signal Processing for Automotive and Industrial Applications
- Multiple Pixel Processing Camera Image Signal Processing Core
- Fast Quantum Safe Engine for ML-KEM (CRYSTALS-Kyber) and ML-DSA (CRYSTALS-Dilithium) with DPA
- Fast Quantum Safe Engine for ML-KEM (CRYSTALS-Kyber) and ML-DSA (CRYSTALS-Dilithium)
- 100G UDP Offload Engine - Offloads UDP packet processing for efficient, high-speed networking