Encryption and Decryption are fed with an input of 128 bits length and an initial key of one of the supported key lengths (128, 192 and 256).
The AES IP Core is fully verified against “The advanced encryption standard algorithm validation suite (AESAVS)”.
The implementation of the AES IP Core exhibits very low latency, high speed, and low gate count with a simple interface for easy integration within SoC applications.
AES IP Core
Overview
Key Features
- High performance AES IP Core (Encryption and Decryption)
- Supports different key lengths of 128, 192, and 256 bits
- The core supports any input pattern with fixed length of 128 bits
- Pipelined core available
Applications
- Wi-Fi
- Long-term evolution (LTE)
- WiMAX (IEEE Std 802.16)
- Banking systems
- Secure Communications links
Deliverables
- Synthesizable Verilog
- System Model (Matlab)
- Verilog Test Benches
- Documentation
Technical Specifications
Maturity
Mature
Availability
Now