12-bit 40nm 1.1V 80MHz Asynchronous-SAR IQ ADC
Overview
The TRV101TSM40LPIQ IP is a 1.1V low-power low-silicon-area 12-bit 80MHz Asynchronous-SAR IQ ADC implemented in TSMC Low-Power 40nm CMOS process technology. Its 40MHz Nyquist bandwidth makes it especially suitable for use in carrier-aggregated wireless communication integrated circuit subsystems (LTE, WiFi, WiMAX etc).
Key Features
- Rail-to-Rail Input Capability
- Dual (I and Q) Channels
- Scalable Power Consumption
- No need for external high-speed SAR clock
- Internal Calibration Engine
- Selectable Two's Complement or Offset-binary data output
- 65dB SNR
Benefits
- Low-power and low-area fully-featured 12-bit IQ ADC with rail-to-rail reference and integrated calibration engine and compensation logic.
Block Diagram
Applications
- IQ ADC is suitable for embedding in ASIC and SoC subsystems for:
- LTE, WiFi, WiMAX and many more
Deliverables
- Behavioural Models
- Timing Models
- GDSII Layout Database
- Netlist for LVS verification
- Usage and Integration Guidelines
- Databook
Technical Specifications
Foundry, Node
TSMC 40nm CMOS
Maturity
Contact Tetrivis
Availability
GDSII available in January 2015
Related IPs
- 12-bit 40nm 1.1V 80MHz Asynchronous-SAR ADC
- 12bit IQ High Speed 9.5bitENOB Ultra low power ADC IP Core
- Analog Front End: 4 channels of 12-bit 2 GSPS ADC IQ Pairs, 4 channels of 12-bit 2 GSPS DAC IQ Pairs, PVT & Integrated PLL
- Analog Front End: 1 channel of 12-bit 2 GSPS ADC IQ Pairs, 1 channel of 12-bit 2 GSPS DAC IQ Pairs, PVT & Integrated PLL
- 12bit, 640Msps Dual channel IQ ADC IP Core
- 12-bit, 4 GSPS High Performance IQ ADC in 22nm FD-SOI