1 Gbps LVDS Transmitter

Overview

The interface to the core logic includes signal pin (INP) to transmit data and control pin ( EN) to configure the state of the transmitter. There are other two internal pins (VREF and BP_TX, BPC_TX, BN_TX) to get voltage reference and to gets voltage reference from transmitter bias. OUTP and OUTN are complementary outputs to connect to the bonding pads. LVDS transceiver cell may be used for half-duplex data transmission.
The LVDS transmitter is designed on iHP SiGe BiCMOS 0.13 um technology.

Key Features

  • iHP SiGe BiCMOS 0.13 um
  • 3.3 V power supply
  • 1 Gbps (DDR MODE) switching rates
  • Conforms to TIA/EIA-644 LVDS standards
  • Optimized for pad-limited layout design
  • Temperature range: -40 °C to + 85 °C
  • Portable to other technologies (upon request)

Applications

  • Point-to-point data transmission
  • Multidrop buses
  • Clock distribution
  • Backplane data transmission
  • Cable data transmission
  • Half-duplex or duplex data transmission

Deliverables

  • Schematic or NetList
  • Abstract model (.lef and .lib files)
  • Layout view (optional)
  • Behavioral model (Verilog)
  • Extracted view (optional)
  • GDSII
  • DRC, LVS, antenna report
  • Test bench with saved configurations (optional)
  • Documentation

Technical Specifications

Foundry, Node
iHP SiGe BiCMOS 0.13 um
Maturity
Pre-verification
Availability
Now
×
Semiconductor IP