Who's managing your power management?
Bob Frostholm, JVD Inc.
EETimes (2/4/2013 3:26 PM EST)
Today’s complex systems employ a wide variety of semiconductor technologies. From the deepest sub-nanometer processors to the analog I/O, it’s easy to see the need for power management devices for multiple voltages – 1.0V, 1.2V, 1.5V, 1.8V, 2.2V, 2.5V, 2.8V, 3.0V, 3.3V and more – all in the same box.
Dozens of companies offer thousands of chips to address these needs. Data sheets, PDKs and application notes make implementation easier than ever. If your volume is high enough, chip company application engineers are more than willing to do the design work for you. Sit back, watch YouTube, follow friends on Facebook and wait for the circuit to arrive by email. It’s not quite that simple, but let’s be honest, there are a lot of free resources out there to assist.
A few dozen years ago, engineers fresh out of school were assigned to the power supply team; the most boring and least challenging aspect of the system and the one most forgiving of inexperience. Could it come to that again?
Not likely. But you really should ask yourself, who is really managing your power management. Is it you or your suppliers? Who really understands your power management needs and more importantly, the solution you’ve implemented? Is your 7Amp 1.2V solution overkill for your 2.9Amp requirement? Could a lower cost LDO be used instead of that switcher?
To read the full article, click here
Related Semiconductor IP
- Software tool for the automatic building of Power Management Unit (PMU)
- Contain supply cells, power management, ring building, analog cells for TSMC N4P 1.8V IO Platform MS Add-on
- Contain supply cells, power management, ring building, analog cells for TSMC N4P 1.8V IO Platform
- TSMC N7 BaseKit contains supply cells, power management cells, ring building cells, other common cells, AG2 Platform
- TSMC N7 BaseKit contains supply cells, power management cells, ring building cells, other common cells, AG2 Platform
Related Articles
- Calibrate and Configure your Power Management IC with NVM IP
- How productive is your R&D organization?
- Beat power management challenges in advanced LTE smartphones
- Effective Optimization of Power Management Architectures through Four standard "Interfaces for the Distribution of Power"
Latest Articles
- FPGA-Accelerated RISC-V ISA Extensions for Efficient Neural Network Inference on Edge Devices
- MultiVic: A Time-Predictable RISC-V Multi-Core Processor Optimized for Neural Network Inference
- AnaFlow: Agentic LLM-based Workflow for Reasoning-Driven Explainable and Sample-Efficient Analog Circuit Sizing
- FeNN-DMA: A RISC-V SoC for SNN acceleration
- Multimodal Chip Physical Design Engineer Assistant