Product how-to: Reliable SoC bus architecture improves performance
Deepak Shankar & Ranjith K R
EDN (September 23, 2014)
This paper describes a modeling project to architect the bus topology and evaluate the read/write traffic patterns for a new multimedia System-On-Chip. Using the selected modeling and simulation exercise, we were able to validate the entire architecture in three months. In the process, we learned about architecture behavior and were able to test a large number of operating scenarios to achieve optimum performance in minimal time.
We have developed the system level model of a multimedia SoC with three different bus architectures using a combination of Advanced Microcontroller Bus Architecture (AMBA) Advanced High-performance Bus (AHB) and AMBA Advanced Peripheral Bus (APB). We have found that systems with both AMBA APB and AHB have proven to be more advantageous with respect to performance and power when there is a constant change in the traffic rate of peripheral devices as opposed to systems with only AMBA AHB or AMBA APB. The pre-built libraries and extensive reports provided an edge to this modeling and simulation approach over other approaches by saving us a substantial amount of time. Also, it raised our level of confidence in the quality of the final SoC including the read/write latency and processing throughput.
To read the full article, click here
Related Semiconductor IP
- Multi-channel Ultra Ethernet TSS Transform Engine
- Configurable CPU tailored precisely to your needs
- Ultra high-performance low-power ADC
- HiFi iQ DSP
- CXL 4 Verification IP
Related Articles
- NoC Interconnect Fabric IP Improves SoC Power, Performance and Area
- Processor Architecture for High Performance Video Decode
- A Multi-Objective Optimization Model for Energy and Performance Aware Synthesis of NoC Architecture
- Performance verification of a complex bus arbiter using the VMM Performance Analyzer
Latest Articles
- Creating a Frequency Plan for a System using a PLL
- RISCover: Automatic Discovery of User-exploitable Architectural Security Vulnerabilities in Closed-Source RISC-V CPUs
- MING: An Automated CNN-to-Edge MLIR HLS framework
- Fault Tolerant Design of IGZO-based Binary Search ADCs
- A 16 nm 1.60TOPS/W High Utilization DNN Accelerator with 3D Spatial Data Reuse and Efficient Shared Memory Access