Zero ASIC Democratizing Chip Making
Cambridge, MA -- November 2, 2023 – Zero ASIC, a semiconductor startup, came out of stealth today to announce early access to its one-of-a-kind ChipMaker platform, demonstrating a number of world firsts:
- 3D chiplet composability enabling billions of new silicon products
- Fully automated no-code chiplet-based chip design
- Zero install interactive RTL-based chip emulation
- Roadmap to 100X reduction in chip development costs
“Custom Application Specific Integrated Circuits (ASICs) offer 10-100X cost and energy advantage over commercial off the shelf (COTS) devices, but the enormous development cost makes ASICs non-viable for most applications,” said Andreas Olofsson, CEO and founder of Zero ASIC. “To build the next wave of world changing silicon devices, we need to reduce the barrier to ASICs by orders of magnitude. Our mission at Zero ASIC is to make ordering an ASIC as easy as ordering catalog parts from an electronics distributor.”
ChipMaker Platform
Traditional chip design costs over $100M and takes expert teams 2-3 years to go from concept to production. Chiplet-based design offers a compelling solution to both the time and cost problem of custom ASICs by hiding all the complexities of circuit design inside a reusable validated chiplet. Zero ASIC has gone one step further by creating a platform that enables automated design, validation, and assembly of System-in-Packages from a catalog of known good chiplets. The company’s ChipMaker web based tools allows users to test out their custom designs quickly and accurately before ordering physical devices, using cloud FPGAs to implement the RTL source code of each chiplet in a custom SoC.
eFabric Active Interposer
Existing 2D/2.5D chiplet design approaches are fundamentally limited in shoreline bandwidth, wiring distances, and flexibility. To address these problems, Zero ASIC has developed eFabric, an active grid-like 3D interposer that improves die-to-die communication efficiency and composability. The eFabric supports integration of ultra-critical processing blocks using 3D attached eBrick chiplets and integration of off-package IO functions using 2D attached UCIe based ioBrick chiplets. The eFabric architecture enables unprecedented chiplet-based performance levels and flexibility:
- Billions of unique System-In-Package assembly options
- 512 Gb/s/mm on-fabric bisection bandwidth
- 128 Gb/s/mm chiplet 2D bandwidth
- 128 Gb/s/mm2 chiplet 3D bandwidth
- <0.1 pJ/bit 3D interconnect energy efficiency
eBrick 3D Chiplets
To enable plug-and-play chiplet composability, Zero ASIC has created a complete set of electrical and mechanical 3D chiplet standards specifications. The effectiveness of these standards have been demonstrated through the design of a number of interoperable 2 mm x 2 mm chiplets called eBricks:
- Quad-core RISC-V Linux capable dual-issue processor
- 5 K LUT embedded FPGA
- 3 MB SRAM -3 TOPS machine learning accelerator
Target Markets and Availability
Zero ASIC’s composable chiplet ASICs are ideally suited for a diverse set of energy and supply chain challenged applications including robotics, automotive safety, aerospace and defense, 5G/6G communication, test and measurement, software defined radio, smart manufacturing, medical diagnostics, and high performance computing. The ChipMaker design and emulation platform can be accessed immediately at zeroasic.com. Zero ASIC will be showing live demonstrations of the ChipMaker platform at the Open Compute Platform Summit (Open Chiplet Economy Center) October 17-19, in San Jose, CA. Customized ASICs sampling in Q3 2024.
About Zero ASIC
Zero ASIC is a semiconductor company building an automated chiplet-based design and manufacturing platform offering orders of magnitude reduction in the time, cost, and risk of developing unique customer-driven ASICs for high performance systems. Zero ASIC is headquartered in Cambridge, Massachusetts. More information can be found at zeroasic.com.
Related Semiconductor IP
- AES GCM IP Core
- High Speed Ethernet Quad 10G to 100G PCS
- High Speed Ethernet Gen-2 Quad 100G PCS IP
- High Speed Ethernet 4/2/1-Lane 100G PCS
- High Speed Ethernet 2/4/8-Lane 200G/400G PCS
Related News
- ShortLink AB and Dolphin Design partner to create a highly energy-efficient Sub-GHz ASIC design platform
- Orca Launches ORC5000 Platform for Low-Power ASIC Designs
- EnSilica evaluation platform for EN62020 sensor interface ASIC speeds up development of wearable fitness and healthcare sensor devices
- SEMIFIVE announces commercialization of its 5nm HPC SoC Platform with lead partner Rebellions, AI Chipmaker startup based in Korea
Latest News
- HPC customer engages Sondrel for high end chip design
- PCI-SIG’s Al Yanes on PCIe 7.0, HPC, and the Future of Interconnects
- Ubitium Debuts First Universal RISC-V Processor to Enable AI at No Additional Cost, as It Raises $3.7M
- Cadence Unveils Arm-Based System Chiplet
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers