Intelop announces Xilinx FPGA development platform for their TCP-Offload Engine SoC IP
This second generation Customizable Full TCP offload integrates GEMAC, ARP module, PLB/AMBA 2.0 bus interfaces with Optional PCIe interfaces running at 2-Gbps also is capable of managing hundreds of simultaneous TCP sessions at delivering 10-20 times performance improvement over TCP/IP software implementations.
Santa Clara, California -- Jan 18, 2010 -- Intelop Corporation, a leading high end IP developer, customization & electronic engineering design services provider, today announced introduction of a Xilinx FPGA based development platform for their TCP offload engine SoC IP. The development platform includes Xilinx V5 FPGA which integrates TOE + ARP hardware module, G Bit Ethernet MAC and PLB bus interface and other system peripherals. It is targeted towards hundreds of layer 3, 4, 5 networking applications which run TCP/IP on various networks throughout the globe, many of these may need acceleration. It is the only TOE engine that allows customers to customize TOE related differentiated features and integrates so many other functions in hardware. All of connection, packet transfer, disconnection, session management overhead which traditionally is performed by TCP/IP software is accomplished by the hardware engines in TOE resulting in an order magnitude performance improvement. It is a new paradigm and new level of integration in networking hardware acceleration.
Because of its advanced scalable architecture, it can be customized to implement differentiated features and performance requirements to meet customer’s specifications e.g. misc. protocol processing and monitoring at G-bit line rate, in addition to TCP/IP, ARP module, number of simultaneous connections, TCP/IP performance tuning based upon type of network/traffic and application usage, scalable packet FIFO size, scalable size of Session Management table, Session Parameters, scalable size of direct store Packet memories, integrated DDR/SSRAM controllers, choice of PHY interface - GMII or Serial and more.
This Integrated TOE SoC silicon IP with customizable features provides enhanced functionality in all networking equipment including; Layer-2-5 Switches/Routers, IPS/IDS appliances and Network Security appliances, Severs and high end NICs. Advanced architecture with built in scalability allows customers to target it to many silicon libraries from FPGAs to 0.18 um-0.090 nm ASIC or SOC without compromising performance or functionality. “We utilized our expertise in designing highly successful and advanced technology Multi-Giga bit Enterprise-class IDS/IPS, Network Security appliances employing SOCs also designed by intelop in defining the architecture of this TOE engine,” said K Masood. “We are excited about this new crown jewel and the ability to develop value-added network acceleration IPs and total solutions for our customers.” said Kevin Moore of Intelop.
About Intelop Corporation
Intelop Corporation is a custom IP developer, SoC/ASIC/FPGA integrator and engineering services provider for Networking, Network Security, storage and Embedded Systems. They offer silicon proven semiconductor IP and services with comprehensive hardware and software experience. http://www.intelop.com
Related Semiconductor IP
- 1G to 50G Single-Port MACsec Engine with xMII interface and TSN support
- Inline cipher engine for PCIe, CXL, NVMe, 5G FlexE link integrity and data encryption (IDE) using AES GCM mode
- Inline cipher engine, for memory encryption
- Inline cipher engine with AXI, for memory encryption
- Inline memory encryption engine, for FPGA
Related News
- Intelop announces a new Development platform based on Xilinx V5 FPGA for their TCP-Offload Engine SoC IP for customers to easily develop networking applications
- LeapMind Announces Participation in Alliance Program of Xilinx, a Major US FPGA Innovator
- Bluespec, Inc. Releases Ultra-Low Footprint RISC-V Processor Family for Xilinx FPGAs, Offers Free Quick-Start Evaluation.
- Logic Design Solutions Launches NVME Host IP on Xilinx Ultrascale & Ultrascale Plus FPGA
Latest News
- RaiderChip NPU for LLM at the Edge supports DeepSeek-R1 reasoning models
- The world’s first open source security chip hits production with Google
- ZeroPoint Technologies Unveils Groundbreaking Compression Solution to Increase Foundational Model Addressable Memory by 50%
- Breker RISC-V SystemVIP Deployed across 15 Commercial RISC-V Projects for Advanced Core and SoC Verification
- AheadComputing Raises $21.5M Seed Round and Introduces Breakthrough Microprocessor Architecture Designed for Next Era of General-Purpose Computing