Synopsys Acquires ArchPro Design Automation
MOUNTAIN VIEW, Calif., June 18, 2007 -- Synopsys, Inc. (NASDAQ: SNPS), a world leader in semiconductor design software, today announced that it has acquired ArchPro Design Automation Inc. ArchPro's technologies enable engineers to address power management challenges in multi- voltage designs from chip architecture to RTL and gate-level design. These technologies allow verification of modern power management techniques such as power gating, substrate biasing, dynamic voltage and frequency scaling, and extend Synopsys' leadership in low power design and verification. Terms of the deal are not being disclosed at this time.
"ArchPro's industry-leading technologies are actively used in verification and sign-off of our most advanced multi-voltage designs," said Hisaharu Miwa, general manager, Design Technology Div., LSI Product Technology Unit at Renesas Technology Corp. "Use of innovative low-power design techniques continues to increase rapidly at Renesas. Integration of Synopsys' industry- leading verification technologies including SystemVerilog testbenches, coverage, and assertions with ArchPro's advanced power management verification techniques will create a unique value-proposition for addressing the exponentially growing verification challenge."
"Synopsys is the leading solution provider for low power designs and is playing a critical role in driving power format standards," said Pratap Reddy, chairman and CEO at ArchPro Design Automation. "ArchPro's silicon-proven power management technologies are a natural fit with Synopsys' advanced verification platform. The combination of ArchPro's technologies and Synopsys' market- leading verification solution will enable designers to successfully meet their power goals."
"Adoption of sophisticated power management techniques is increasing rapidly in the industry," said Manoj Gandhi, senior vice president and general manager, Synopsys' Verification Group. "ArchPro has built technology leadership to address the need of this growing market. This acquisition will help Synopsys continue to address customers' needs beyond our SystemVerilog leadership and deliver state-of-the-art power management verification technologies."
About Synopsys
Synopsys, Inc. (NASDAQ: SNPS) is a world leader in electronic design automation (EDA) software for semiconductor design. The company delivers technology-leading system and semiconductor design and verification platforms, IC manufacturing and yield optimization solutions, semiconductor intellectual property and design services to the global electronics market. These solutions enable the development and production of complex integrated circuits and electronic systems. Through its comprehensive solutions, Synopsys addresses the key challenges designers and manufacturers face today, including power management, accelerated time to yield and system-to-silicon verification. Synopsys is headquartered in Mountain View, California, and has more than 60 offices located throughout North America, Europe, Japan and Asia. Visit Synopsys online at http://www.synopsys.com/.
Related Semiconductor IP
- 12-bit, 400 MSPS SAR ADC - TSMC 12nm FFC
- 10-bit Pipeline ADC - Tower 180 nm
- Simulation VIP for Ethernet UEC
- CAN-FD Controller
- Bluetooth® Low Energy 6.2 PHY IP with Channel Sounding
Related News
- Synopsys Accelerates Chip Design with NVIDIA Grace Blackwell and AI to Speed Electronic Design Automation
- Keysight and Synopsys Deliver an AI-Powered RF Design Migration Flow for Transition from TSMC’s N6RF+ to N4P Process Node
- Synopsys Accelerates AI and Multi-Die Design Innovation on Advanced Samsung Foundry Processes
- True Circuits Introduces the Low-jitter Digital Ultra+ PLL at the Design Automation Conference
Latest News
- Qualitas Semiconductor Demonstrates Live of PCIe Gen 6.0 PHY and UCIe v2.0 Solutions at ICCAD 2025
- WAVE-N v2: Chips&Media’s Custom NPU Retains 16-bit FP for Superior Efficiency at High TOPS
- Quintauris releases RT-Europa, the first RISC-V Real-Time Platform for Automotive
- PQShield's PQCryptoLib-Core v1.0.2 Achieves CAVP Certification for a broad set of classical and post-quantum algorithms
- M31 Debuts at ICCAD 2025, Empowering the Next Generation of AI Chips with High-Performance, Low-Power IP