Grovf Inc. Releases Low Latency RDMA RoCE V2 FPGA IP Core for Smart NICs
Enables RNIC use-cases for Storage, Networking, HPC.
Berkeley, California -- November 23, 2021 -- Grovf Inc. today announced RDMA RoCE v2 IP core, a new product to democratize the RNIC market. RDMA RoCE v2 IP core is an FPGA IP and enables FPGA-based smart NIC producers and system integrators to develop and deploy RNIC use-cases.
“We’ve been working on this IP for more than a year and a half now to bring the RNIC enablement to FPGA-based NICs,” says Artavazd Khachatryan, CTO at Grovf. “Though the IP is built on FPGA, we have not compromised the latency and throughput compared to industry-leading ASIC based RNIC producers. ”Coupled with in-line offload and acceleration capability of FPGA, Grovf RDMA RoCE v2 IP will trigger applications such as storage clustering and disaggregation offload, HPC application offload, algorithmic trading, database memory pooling, and more.”
Features and benefits of the solution include
- 100Gbps line rate
- Under 2 usec latency
- Standard Verbs API support
- Compatibility to Channel Adapter and RoCE v2 requirements of Infiniband specification.
- Fully compatible with known RNIC products and soft RoCE implementations.
The RoCE v2 FPGA IP will be available for partners and interested customers starting from December 1, 2021.
For more information on Grovf RoCE v2 FPGA IP, visit https://grovf.com/products/grovf-rdma or email at info@grovf.com
About Grovf
Grovf Inc. is an application acceleration and network offload company using FPGAs. Some of the company's IP, such as Regexp, Probabilistic matching, Deep Packet Inspection (DPI), Network anomaly detection IP cores are among the fastest in the market. Currently, the company is focused on memory and storage disaggregation solutions over cache-coherent buses and data center networking technologies.
Related Semiconductor IP
- Multi-Channel Streaming DMA Controller
- AXI Bridge with DMA for PCIe IP Core
- DMA Controller
- DMA Unit
- AHB/AXI/Wishbone DMA Controller
Related News
- Creonic Adds oFEC Codec IP Core to Portfolio, Expanding High-Speed Networking Solutions for ASIC and FPGA
- Lossless Data Compression Webinar: Choosing Algorithms and IP Core Accelerators
- Arteris To Provide FlexGen Smart NoC IP In Next-Generation AMD AI Chiplet Designs
- RANiX Employs Time-Sensitive Networking IP Core from CAST in Advanced Automotive Antenna System
Latest News
- Tenstorrent unveiled its first-generation compact AI accelerator device designed in partnership with Razer™ today at CES 2026
- Marvell to Acquire XConn Technologies, Expanding Leadership in AI Data Center Connectivity
- Creonic Releases Updated SDA OCT IP Core Supporting OCT 4.0 and Enhanced Synchronization
- Synopsys Showcases Vision For AI-Driven, Software-Defined Automotive Engineering at CES 2026
- Ceva Delivers Real-Time AI Acceleration on NXP’s Processors for Software-Defined Vehicles