EnSilica teams with BaySand to provide ASIC UltraShuttle-65 multi-project wafer customers with configurable IP solutions
EnSilica to provide BaySand’s customers with configurable eSi-RISC processor cores, eSi-Connect processor peripherals, eSi-Crypto encryption and eSi-Comms communications IP solutions as well hardware accelerators
Wokingham, UK – 17th August 2016 - EnSilica, a leading independent provider of semiconductor solutions and IP, has teamed with BaySand, the leader in application configurable ASICs, to provide customers of BaySand’s newly launched ASIC UltraShuttle-65 multi-project wafer (MPW) customers with a range of IP solutions that can be configured to their specific application requirements. The IPs will comprise EnSilica’s eSi-RISC processor cores, eSi-Connect processor peripherals, eSi-Crypto encryption and eSi-Comms communications IP solutions as well hardware accelerators.
EnSilica’s automated flow allows complex CPU sub-systems to be delivered to customers in a matter of days. This sub-system can include single or multiple eSi-RISC processor cores with JTAG debug, and a range of peripherals and timers as well as encryption accelerator cores to enable secure boot and communication. The system is built around standard multi-layer AMBA AHB bus fabric generated as part of the automated flow. Additional APB, AHB, AXI buses can be included to allow the easy integration of the customer’s own IP cores. This design flow allows EnSilica processor sub-systems to be delivered to customers well ahead of the first ASIC UltraShuttle-65 MPW run in October 2016.
“We are extremely pleased to be an active and integral partner to BaySand in its new ASIC UltraShuttle-65 MPW program,” said Ian Lankshear, CEO of EnSilica. “By supporting multiple projects customizable by four metal layers and facilitating access to deep sub-micron silicon by offering an affordable and reliable ASIC solution, the ASIC UltraShuttle-65 program redefines the traditional silicon shuttle concept offered by other foundries.”
With the support of a proven design flow and methodology that does not require any special EDA tools, expertise or licenses, the ASIC UltraShuttle-65 MPW program is structured to deliver high quality, verified and fully tested ASICs. The methodology is based on BaySand’s fully characterized standard cell library, coupled with EnSilica’s eSi-family of silicon proven IP and combined with BaySand’s RTL signoff design methodology that includes Design for Testability (DFT), Automatic Test Pattern Generation (ATPG), full scan, JTAG, BIST and physical implementation. The ASIC UltraShuttle-65 MPW can also be used for FPGA to ASIC conversion minimizing risk, reducing the cost and shortening the time-to-market.
EnSilica’s eSi-RISC is a family of highly configurable and low-power soft processor cores for embedded systems that scale across a wide range of applications and uniquely support both 16-bit and 32-bit configurations. The cores have been extensively silicon proven in a variety of ASIC technologies down to 28nm. The eSi-RISC family is fully supported by EnSilica’s extensive range of IP libraries comprising eSi-Connect processor peripherals, eSi-Crypto encryption and eSi-Comms communications solutions as well hardware accelerators.
“We are very excited to have EnSilica supporting our initiative to bridge the gap between ASIC designers and the 65nm ASIC implementation,” said Ehud Yuhjtman, BaySand’s EVP Marketing and Sales. “With EnSilica’s involvement in the ASIC UltraShuttle-65 program, our mutual customers now have the opportunity to implement a SoC with a full set of sophisticated IPs including RISC-based CPU, encryption and hardware accelerators.”
About EnSilica
EnSilica was founded in 2001 and has a strong track record of success in delivering ASIC and FPGA based solutions to semiconductor companies and OEMs worldwide. The company is headquartered in the UK and has subsidiaries in India and the USA. The company is a specialist in low-power ASIC design and complex FPGA-based embedded systems. In addition to supplying IP and turnkey ASIC/FPGA development and supply, EnSilica also provides point services to companies with in-house ASIC design teams. These services include system engineering, analog and mixed signal design, and advanced verification using UVM, DFT and physical implementation. For further information about EnSilica, visit http://www.ensilica.com.
About BaySand
BaySand is the leader in application configurable ASICs targeting short time-to-market and cost-effective ASIC solutions. With its unique and patented Metal Configurable Standard Cell (MCSC) technology and Field Configurable DSP (fcDSP) architecture, the company provides ASIC designers with world-class solutions featuring low non-recurring engineering costs, short time-to-market, low power, low unit cost, high performance, programmability and flexibility. BaySand is fabless, privately held and based in the Silicon Valley, San Jose CA. For further information about BaySand, visit http://www.baysand.com.
Related Semiconductor IP
- AES GCM IP Core
- High Speed Ethernet Quad 10G to 100G PCS
- High Speed Ethernet Gen-2 Quad 100G PCS IP
- High Speed Ethernet 4/2/1-Lane 100G PCS
- High Speed Ethernet 2/4/8-Lane 200G/400G PCS
Related News
- BaySand to Initiate a Unique Low Cost Multi Project Wafer (MPW) Program That Redefines the Silicon Shuttle Concept
- RoodMicrotec selected as key partner for EnSilica automotive ASIC project
- EnSilica and Macnica Europe GmbH Sign Distribution Agreement for Custom ASIC Design and Supply Services
- EnSilica completes PPAP on safety-critical automotive ASIC design
Latest News
- HPC customer engages Sondrel for high end chip design
- PCI-SIG’s Al Yanes on PCIe 7.0, HPC, and the Future of Interconnects
- Ubitium Debuts First Universal RISC-V Processor to Enable AI at No Additional Cost, as It Raises $3.7M
- Cadence Unveils Arm-Based System Chiplet
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers