Cadence Accelerates SoC Realization, Reduces Costs With New Open Integration Platform
Ecosystem Participation, Integration-Optimized Approach Deliver on EDA360 Initiative
SAN JOSE, CA, May 05, 2010 -- Cadence Design Systems, Inc., the global leader in EDA360, today announced the Cadence Open Integration Platform, a platform that significantly reduces SoC development costs, improves quality and accelerates production schedules. A key pillar in support of its EDA360 vision for next-generation application-driven development, the Cadence Open Integration Platform comprises integration-optimized IP from the company and its ecosystem participants; the new Cadence Integration Design Environment; and on-demand integration services. Cadence mixed-signal (analog and digital) design, verification and implementation products and solutions are the underpinning of the Open Integration Platform.
"At GLOBALFOUNDRIES, we are focused on providing time-to-volume leadership on advanced technologies to our customers," said Walter Ng, vice president of the IP ecosystem at GLOBALFOUNDRIES. "Collaboration in delivering application-optimized platforms to our customers is essential to sustaining this leadership. We welcome the Cadence Open Integration Platform's collaborative approach, as this will offer greater choice across the design ecosystem."
Development costs for the creation, qualification, acquisition and integration of IP into system-on-chip (SoC) designs are skyrocketing - in some cases accounting for as much as 25 percent of the total hardware design spend. The Cadence Open Integration Platform helps to reduce those costs by concentrating on an application-driven development process, and encouraging open, standards-based collaboration within an ecosystem of production-proven semiconductor design companies, IP providers, foundries, service providers, EDA vendors and assembly houses.
The ecosystem participants providing the foundational IP to the Open Integration Platform at launch include Cadence, GDA (a subsidiary of L&T Infotech), IBM, RapidBridge and Sonics. As this ecosystem grows, development teams adopting an application-driven approach to design will have a rich portfolio from which to choose silicon-proven IP for standards-based I/O, memory and fabric, along with integration-optimized IP stacks and subsystems.
The new Cadence Integration Design Environment is a comprehensive suite of products that enable developers to create, evaluate, acquire and integrate IP into a SoC -- optimizing from the physical layer through the controller and up to the bare metal software. It is based on existing technologies that include Cadence Chip Planning Solutions, Incisive Enterprise Manager and low-power and mixed-signal solutions.
"For every dollar spent on IP, significantly more is spent on qualifying, acquiring and integrating that IP into the device design," said Nimish Modi, senior vice president, research and development, at Cadence. "The Cadence Open Integration Platform enables design teams to deliver higher quality, optimized SoCs with lower realization costs. Additionally, this enables designers to focus on differentiation through value-added content rather than spending significant resources and effort on activities that are better handled through packaged offerings or automation."
Development teams can begin using the Cadence Open Integration Platform immediately. Cadence support teams will work with designers to identify the appropriate integrated IP offerings and provide the integrated support services needed to begin approaching development from an application-centric approach. The Integration Design Environment will be available from Cadence in Q4 2010.
About Cadence
Cadence enables global electronic design innovation and plays an essential role in the creation of today's integrated circuits and electronics. Customers use Cadence software and hardware, methodologies, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products, and services is available at www.cadence.com.
Related Semiconductor IP
- Simulation VIP for Ethernet UEC
- Bluetooth® Low Energy 6.2 PHY IP with Channel Sounding
- Simulation VIP for UALink
- General use, integer-N 4GHz Hybrid Phase Locked Loop on TSMC 28HPC
- JPEG XL Encoder
Related News
- New MIPI SDCA Specification Simplifies Audio Software Architecture and Driver Requirements, Optimizing Integration of Audio Devices into Open Host Platforms
- Analog Bits to Demonstrate Power Management and Embedded Clocking and High Accuracy Sensor IP at the TSMC 2024 Open Innovation Platform Ecosystem Forum
- Silicon Creations Awarded TSMC's 2024 Open Innovation Platform Partner of the Year for Mixed Signal IP
- Dolphin Integration presents its know-how in EDA for safe Power Regulation Networks implementation at ENIAC's THINGS2DO E.U. project final review
Latest News
- Mixel MIPI IP Integrated into Automotive Radar Processors Supporting Safety-critical Applications
- GlobalFoundries and Navitas Semiconductor Partner to Accelerate U.S. GaN Technology and Manufacturing for AI Datacenters and Critical Power Applications
- VLSI EXPERT selects Innatera Spiking Neural Processors to build industry-led neuromorphic talent pool
- SkyWater Technology and Silicon Quantum Computing Team to Advance Hybrid Quantum-Classical Computing
- Dnotitia Revolutionizes AI Storage at SC25: New VDPU Accelerator Delivers Up to 9x Performance Boost