DAC panel fingers embedded design needs
DAC panel fingers embedded design needs
By Michael Santarini, EE Times
June 8, 2000 (4:47 p.m. EST)
URL: http://www.eetimes.com/story/OEG20000608S0024
LOS ANGELESDesign reuse and use of third-party digital and analog IP are imperative for today's bleeding-edge IC design flows but a lack of quality engineers, high capacity verification solutions, and "IP aware" tools are hampering design efforts. That was the message delivered here at a Design Automation Conference panel titled "Embedded Systems Design in the New Millennium." In the panel, moderated by UC Berkeley Professor Richard Newton, ARM chief technologist Tudor Brown said that while opportunities in the electronics industry are growing, the shortage of quality engineers is making reuse imperative for companies to get products out the door. The winners in electronics are going to be those companies that "get designs done quickest with the least amount of effort." "The optimal solution doesn't actually mean a perfect solution. It actually means a solution that exists and does what is needed," Brown said. "Many of the most succe ssful solutions today come from compromises." Brown said the trick to becoming a winner in design is knowing how and when to compromise. "It is very tempting to add on features to a design, but every feature adds time and cost, he said. "It may not cost money maybe but it cost you documentation time, testing time and programming time." Configurable IP, for example, allows users to easily add new features to a design but causes slowdowns downstream in test and documentation, Brown said. Rambus chief executive Geoff Tate engineers need to consider whether putting all these complexities on single chip is better than using serveral chips and deciding whether it is better to design versus license. To get the most of licensing, companies have to structure a license so that the IP vendor only makes money if your company makes money, he added. IP aware Companies are failing to supply tools that allow customers to properly document cores for end users-causing great problems downstream, he said. "It is sort of like trying to paint a masterpiece using a microscope and placing in one dot at a time," said Rhines. "You can't design and debug in this mode in the future, you have to be able to stand back from the painting. You have to be able speak the same of the whole system. So the tools we are moving to in the future explicitly support specific both hardware and software IP on operating systems." Future tools will be able to intelligently instantiate cores instead of making users look at electrical signal models, Rhines notes. "You want to be able to look at a project as not a bundle of electrical signals but at a semantic level with rules associated with how those wire have to be hooked up," he said. Rhines said that signal-processor debug tools are also going to have to change and not look just at the interconnect between cores but take into account the specific IP being used and the RTOS that is embedded in the system. Henry Samueli, co-chair and chief technologist of Broadcom Corp., showed several real-world examples of Broadcom-developed system-on-chips and called for better tool integration. "We are losing the war with device physicists," said Samueli. "They are able to build chips that are far more complex than our ability to design and verify such chips." Samueli showed several recent Broadcom SoCs incorporating analog and digital blocks created by different Broadcom design groups as well as cores from vendors Broadcom had recently acquired. He said in the design of a 16 million-transistor SoC Ethernet switch, his designers ran into several issues with EDA tools. The design required high capacity verification, power grid analysis, in-place optimization and routing, and emulation, he said. "Emulation was mandatory for this design," said Samueli. "It would have been impossible to design a chip of this complexity with traditional simulation tools." Samueli said that the company prefers to use internal IP or, in extreme cases, will purchase IP companies rather that use third party vendor cores. He said Broadcom does so because some IP companies may go out of business.
Wally Rhines, president and chief executive of Mentor Graphics, said the majority of EDA tools used today for design capture, debug simulat e and verify designs "are not insightful or IP-aware enough for the era ahead."
Related Semiconductor IP
- Root of Trust (RoT)
- Fixed Point Doppler Channel IP core
- Multi-protocol wireless plaform integrating Bluetooth Dual Mode, IEEE 802.15.4 (for Thread, Zigbee and Matter)
- Polyphase Video Scaler
- Compact, low-power, 8bit ADC on GF 22nm FDX
Related News
- Silicon IP Quality Needs Assessment, Panel Says
- DAC panel spotlights rise of IP subsystems
- Microchip's Low-Cost PolarFire® SoC Discovery Kit Makes RISC-V and FPGA Design More Accessible for a Wider Range of Embedded Engineers
- OPENEDGES to Premiere PHY Vision 2.0 at Design Automation Conference 2024
Latest News
- How hardware-assisted verification (HAV) transforms EDA workflows
- BrainChip Provides Low-Power Neuromorphic Processing for Quantum Ventura’s Cyberthreat Intelligence Tool
- Ultra Accelerator Link Consortium (UALink) Welcomes Alibaba, Apple and Synopsys to Board of Directors
- CAST to Enter the Post-Quantum Cryptography Era with New KiviPQC-KEM IP Core
- InPsytech Announces Finalization of UCIe IP Design, Driving Breakthroughs in High-Speed Transmission Technology