Cadence Expands Capabilities of Integrated Design and Analysis Flow for TSMC InFO Packaging Technology
Enables integrated system-level analysis capabilities and modeling of cross-die interactions for mobile and IoT applications
SAN JOSE, Calif. -- Mar 13, 2017 -- Cadence Design Systems, Inc. (NASDAQ: CDNS) today announced new optimization capabilities within its holistic, integrated design flow for TSMC’s advanced wafer-level Integrated Fan-Out (InFO) packaging technology. The integrated flow provides design and analysis capabilities and modeling of cross-die interactions for mobile and IoT applications. For more information on the TSMC InFO design flow, visit www.cadence.com/go/tsmcinfotech.
The Cadence® tools in the enhanced flow include the OrbitIO™ interconnect designer, System-in-Package (SiP) Layout, Quantus™ QRC Extraction Solution, Sigrity™ XtractIM™ technology, Tempus™ Timing Signoff Solution, Physical Verification System (PVS), Voltus™-Sigrity Package Analysis, Sigrity PowerDC™ technology and Sigrity PowerSI® 3D-EM Extraction Option. With the new flow, system-on-chip (SoC) designers can:
- Quickly generate netlists among the multiple dies and InFO package in the context of the full system within a single-canvas multi-fabric environment: The OrbitIO interconnect designer efficiently handles multi-die integrations with TSMC InFO technologies to generate top-level netlists that can be directly used for subsequent design steps such as detailed electrical and timing analysis.
- Generate Standard Parasitic Exchange Format (SPEF) directly from the package design database, which greatly eases timing signoff: Rather than using a traditional methodology that requires converting the package design database of an InFO design to an IC design database to generate SPEF, Sigrity XtractIM technology automatically generates SPEF for heterogeneous InFO systems, which accelerates the timing signoff process and speeds time to market.
“We’ve continued to see strong demand from mobile and IoT customers who want to deploy systems based on TSMC’s InFO technology,” said Steve Durrill, senior product engineering group director at Cadence. “By working closely with TSMC, we are enabling our mutual customers to shorten design and verification cycle times so they can deliver reliable, innovative SoCs to market faster.”
“The Cadence flow developed specifically for our InFO technology is an enabler for customers who need to increase bandwidth within small form factors,” said Suk Lee, TSMC senior director, Design Infrastructure Marketing Division. “The integrated full-flow includes a comprehensive set of Cadence digital, signoff and custom IC technologies that address this market need, and our collaboration is helping customers to efficiently achieve their design goals.”
About Cadence
Cadence enables electronic systems and semiconductor companies to create the innovative end products that are transforming the way people live, work and play. Cadence’s software, hardware and semiconductor IP are used by customers to deliver products to market faster—from semiconductors to printed circuit boards to whole systems. The company’s System Design Enablement strategy helps customers develop differentiated products in mobile, consumer, cloud datacenter, automotive, aerospace, IoT, industrial and other market segments. Cadence is listed as one of FORTUNE Magazine's 100 Best Companies to Work For. Learn more at cadence.com.
Related Semiconductor IP
- JESD204D Transmitter and Receiver IP
- 100G UDP IP Stack
- Frequency Synthesizer
- Temperature Sensor IP
- LVDS Driver/Buffer
Related News
- Cadence Delivers Integrated System Design Solution for TSMC InFO Packaging Technology
- Cadence Collaborates with GUC on AI, HPC and Networking in Advanced Packaging Technologies
- Cadence Custom Design Migration Flow Accelerates Adoption of TSMC N3E and N2 Process Technologies
- Cadence and TSMC Collaborate on N16 79GHz mmWave Design Reference Flow to Accelerate Radar, 5G and Wireless Innovation
Latest News
- HPC customer engages Sondrel for high end chip design
- PCI-SIG’s Al Yanes on PCIe 7.0, HPC, and the Future of Interconnects
- Ubitium Debuts First Universal RISC-V Processor to Enable AI at No Additional Cost, as It Raises $3.7M
- Cadence Unveils Arm-Based System Chiplet
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers