Cadence tools to support Xilinx SoPC devices
Cadence tools to support Xilinx SoPC devices
By Michael Santarini, EE Times
March 11, 2002 (12:58 p.m. EST)
URL: http://www.eetimes.com/story/OEG20020311S0046
SAN MATEO, Calif. Cadence Design Systems Inc. will officially jump into the FPGA tools market this week, announcing a multi-faceted alliance with Xilinx Inc. The two companies will work together to tailor Cadence's ASIC tools to support Xilinx's new system-on-programmable-chip (SoPC) devices and high-end FPGAs. Cadence has not actively offered tools for FPGAs, said Mike O'Reilly, director of marketing for system and functional verification at Cadence. But many engineers on their own have elected to use Cadence's tools, such as simulation, to aid FPGA designs. But with Xilinx and Altera Corp. releasing production silicon that contains one or more processor cores and a block of programmable logic, Cadence sees a huge opportunity to expand its user base, he said. Cadence's ASIC tool rivals, Synopsys Inc. and Mentor Graphics Corp., have invested heavily and have a head start on tools for this emerging class of programmable chips. Previously, FPGA vendors offered their own tool flows to customers at low or no cost as an incentive to buy their silicon. To make it big in FPGA tools, electronic design automation vendors would have had to lower tool prices and hope for volume sales a gamble that could potentially waste R&D dollars. Devices like Xilinx's SoPCs boast upward of 1 million gates and are reaching ASIC complexity. To get to the full potential of these devices in terms of performance will likely require ASIC-level design skills and tools. Pushbutton flows At the same time, FPGA vendors are busy devising pushbutton flows that they hope will allow embedded-system designers with little knowledge of hardware design to use SoPC-type part s, thus growing the silicon and perhaps the tool markets substantially. This design complexity has seemingly opened a window for EDA vendors to sell ASIC-strength tools to a new market FPGA designers and potentially embedded-systems designers at or near ASIC tool price points. "This reinvigorated focus on FPGA really comes about as customers move to higher levels of abstraction and are designing pretty big FPGAs with complex cores," said O'Reilly. "As we look at the latest introductions of the Xilinx technology, they are starting to push up into the same issues as we have in ASIC design today." Moreover, he said, "Some of our larger accounts, which have traditionally gone to ASIC design," are contemplating "these more complex and complete offerings" from the FPGA side instead. Xilinx and Cadence reportedly have both put up big money and manpower to examine what Cadence products can be leveraged for the FPGA-based designs and what tools must be developed. But the compan ies did not say how much money they are putting into the joint effort or how large a staff is committed.
Related Semiconductor IP
- 12-bit, 400 MSPS SAR ADC - TSMC 12nm FFC
- 10-bit Pipeline ADC - Tower 180 nm
- NoC Verification IP
- Simulation VIP for Ethernet UEC
- Automotive Grade PLLs, Oscillators, SerDes PMAs, LVDS/CML IP
Related News
- High Performance Channel Coding Solutions on Xilinx Zynq UltraScale+ RFSoC Devices
- Xilinx Brings Breakthrough to Vivado Design Tools with State-of-the-Art Machine-Learning Optimization for Accelerated Designs
- IAR Systems' Functional Safety Certified Development Tools for RISC-V support latest SiFive Automotive Solutions
- DMP Launches "ZIA SV" Stereo Vision IP for AMD Xilinx Adaptive Computing Devices
Latest News
- Presto Engineering Group Acquires Garfield Microelectronics Ltd, Creating Europe’s Most Comprehensive ASIC Design to Production One-Stop-Shop
- Qualitas Semiconductor Demonstrates Live of PCIe Gen 6.0 PHY and UCIe v2.0 Solutions at ICCAD 2025
- WAVE-N v2: Chips&Media’s Custom NPU Retains 16-bit FP for Superior Efficiency at High TOPS
- Quintauris releases RT-Europa, the first RISC-V Real-Time Platform for Automotive
- PQShield's PQCryptoLib-Core v1.0.2 Achieves CAVP Certification for a broad set of classical and post-quantum algorithms