Cadence Pegasus Verification System Certified for TSMC N16, N12 and N7 Process Technologies
Customers using Pegasus Verification System on advanced TSMC technologies can achieve physical verification signoff goals
SAN JOSE, Calif., October 12, 2020 - Cadence Design Systems, Inc. (Nasdaq: CDNS) today announced that the Pegasus™ Verification System has achieved the latest Design Rule Manual (DRM) certification for the TSMC N16, N12 and N7 process technologies. The Cadence® Pegasus Verification System has been successfully validated by TSMC to provide customers with a fast path to meet physical verification signoff goals across several application areas including AI, automotive, processor, data center and IP applications.
To learn more about the Pegasus Verification System, please visit www.cadence.com/go/pegasuscpr.
Customers using the Pegasus Verification System on TSMC’s N16, N12 and N7 processes can sign off chips using the TSMC-certified rule decks, which are available for all the signoff physical verification flows such as the design rule check (DRC), layout versus schematic (LVS), and dummy fill.
“We worked closely with Cadence to deliver this certified Pegasus Verification System across several advanced TSMC processes,” said Suk Lee, senior director of Design Infrastructure Management Division at TSMC. “The result of our ongoing collaboration with Cadence helps our mutual customers meet design cycle time goals and reap the power and performance benefits of our industry-leading process technologies including N16, N12 and N7.”
“The Pegasus Verification System allows customers to massively distribute physical verification jobs on heterogeneous hardware environments without memory or CPU slot limitations, providing optimal support on TSMC’s advanced-process technologies,” said Dr. Chin-Chi Teng, senior vice president and general manager of the Digital & Signoff Group at Cadence. “Our continued collaboration with TSMC on the Pegasus Verification System certification provides customers with confidence that they can attain consistent, accurate results and meet competitive schedules.”
The Pegasus Verification System is part of the broader Cadence digital and signoff full flow, which provides better predictability and a faster path to design closure. It supports Cadence’s Intelligent System Design™ strategy, enabling system-on-chip (SoC) design excellence.
About Cadence
Cadence is a pivotal leader in electronic design, building upon more than 30 years of computational software expertise. The company applies its underlying Intelligent System Design strategy to deliver software, hardware and IP that turn design concepts into reality. Cadence customers are the world’s most innovative companies, delivering extraordinary electronic products from chips to boards to systems for the most dynamic market applications including consumer, hyperscale computing, 5G communications, automotive, aerospace, industrial and healthcare. For six years in a row, Fortune magazine has named Cadence one of the 100 Best Companies to Work For. Learn more at cadence.com.
Related Semiconductor IP
- TSMC CLN3FFP HBM4 PHY
- Wi-Fi 7(be) RF Transceiver IP in TSMC 22nm
- 1.8V/3.3V I/O Library with 5V ODIO & Analog in TSMC 16nm
- HBM3 PHY V2 (Hard) - TSMC N3P
- USB4 Gen3 x2-lane PHY, TSMC N5, 1.2V, N/S orientation, type-C
Related News
- Cadence Delivers 13 New VIP and Expands System VIP Portfolio to Accelerate Automotive, Hyperscale Data Center and Mobile SoC Verification
- Cadence Verisium AI-Driven Verification Platform Accelerates Debug Productivity for Renesas
- Cadence Extends Collaboration with TSMC and Microsoft to Advance Giga-Scale Physical Verification in the Cloud
- Cadence and TSMC Collaborate on N16 79GHz mmWave Design Reference Flow to Accelerate Radar, 5G and Wireless Innovation
Latest News
- CAST Releases First Dual LZ4 and Snappy Lossless Data Compression IP Core
- Arteris Wins “AI Engineering Innovation Award” at the 2025 AI Breakthrough Awards
- SEMI Forecasts 69% Growth in Advanced Chipmaking Capacity Through 2028 Due to AI
- eMemory’s NeoFuse OTP Qualifies on TSMC’s N3P Process, Enabling Secure Memory for Advanced AI and HPC Chips
- AIREV and Tenstorrent Unite to Launch Advanced Agentic AI Stack