Alphawave Semi Delivers Cutting-Edge UCIe™ Chiplet IP on TSMC 3DFabric® Platform
Provides 10x improvement in power efficiency and up to 5x increased signal density over traditional die-to-die interfaces
LONDON, United Kingdom, and TORONTO, Canada – October 1, 2025 - Alphawave Semi (LSE: AWE), a global leader in high-speed connectivity and compute silicon for the world’s technology infrastructure, has announced the successful tape-out of its cutting edge UCIe™ 3D IP on the advanced TSMC SoIC® (SoIC-X) technology in the 3DFabric platform. This achievement builds on Alphawave Semi’s established baseline of leading UCIe™ IP subsystems and presents a significant evolution in the company’s chiplet integration capabilities. By leveraging TSMC’s SoIC-X advanced 3D packaging technology, Alphawave Semi continues to push the boundaries of power, performance efficiency and bandwidth for next generation datacenter, AI, and HPC applications.
The IP supports face-to-face (F2F) configurations and provides a 10x improvement in power efficiency over traditional 2.5D die-to-die interfaces. It also delivers up to a 5x increased signal density.
As AI models grow increasingly complex, traditional scaling methods like Moore’s Law are no longer sufficient to meet the soaring demands of performance, power efficiency, and memory bandwidth. In conventional planar designs, communication between chips occurs at the perimeter or shoreline, which is limited by available edge space. This restricts how much bandwidth, and functionality can be integrated within a single package footprint.
To overcome these limitations, designers are rethinking how memory, I/O, and logic are brought together, and are moving beyond monolithic SoCs toward innovative disaggregated architectures. To break through these barriers, the industry is shifting toward advanced packaging solutions by either expanding silicon horizontally on the package or stacking dies vertically. 3D die stacking offers a compelling path forward for better bandwidth density and power efficiency.
Alphawave Semi’s UCIe-3D 5nm bottom die supports TSVs to supply power and ground to the 3nm top die. The company’s 3DIO portfolio also includes a proprietary design flow and methodology for fast and efficient construction and verification of the 3D stack.
"This successful tape-out represents a significant milestone for Alphawave Semi and our AI platform," said Mohit Gupta, Executive Vice President & General Manager, Alphawave Semi."By combining our high-speed 3D UCIe IP with TSMC's groundbreaking SoIC-X technology, we are directly addressing the memory and bandwidth bottlenecks that limit our customers' next-generation AI and HPC applications. This is a testament to our team's innovation and our commitment to enabling a new class of chiplet-based systems."
“Siemens is pleased to partner with Alphawave Semi to offer both their industry leading 3DIO IP and Siemens’ advanced 3D IC design and verification platforms,” said Juan C. Rey, Senior Vice President and General Manager, Calibre product line, Siemens Digital Industries Software. “This collaboration reflects our shared vision of delivering compelling IP and robust design and verification platforms to our shared customers. Together we are enabling early-stage analysis of critical electrical and thermal parameters that drive the performance, efficiency, and reliability of next-generation 3D IC systems.”
“The partnership we have with our Open Innovation Platform® (OIP) design ecosystem partners like Alphawave Semi is essential for enabling our mutual customers to fully harness TSMC’s industry-leading 3DFabric advanced packaging and 3D stacking technologies in their designs,” said Aveek Sarkar, Director of the Ecosystem and Alliance Management Division at TSMC.“This latest collaboration with Alphawave Semi, advancing UCIe-3D IP on the SoIC-X platform, is a prime example of our drive to enable energy efficiency and higher performance in AI systems, helping our customers push the envelope of product innovation.”
This news follows June's announcement on Alphawave Semi's tape-out of its UCIe IP on TSMC's 2nm process using the 2.5D CoWoS® Technology. Alphawave Semi is also executing on plans to deliver next-generation UCIe solutions with 64G UCIe support to further empower AI and HPC customers in the rapidly evolving chiplet-driven landscape.
For further information please visit www.awavesemi.com.
About Alphawave Semi
Alphawave Semi is a global leader in high-speed connectivity and compute silicon for the world's technology infrastructure. Faced with the exponential growth of data, Alphawave Semi's technology services a critical need: enabling data to travel faster, more reliably, and with higher performance at lower power. We are a vertically integrated semiconductor company, and our IP, custom silicon, connectivity products and chiplets are deployed by global tier-one customers in data centres, compute, networking, AI, 5G, autonomous vehicles, and storage. Founded in 2017 by an expert technical team with a proven track record in licensing semiconductor IP, our mission is to accelerate the critical data infrastructure at the heart of our digital world. To find out more about Alphawave Semi, visit: awavesemi.com.
Related Semiconductor IP
- UCIe Controller baseline for Streaming Protocols for ASIL B Compliant, AEC-Q100 Grade 2
- UCIe D2D Adapter
- UCIe Die-to-Die Chiplet Controller
- Simulation VIP for UCIE
- UCIe Controller add-on CXL3 Protocol Layer
Related News
- Alphawave Semi Taped-Out Industry Leading 64Gbps UCIe™ IP on TSMC 3nm for the IP Ecosystem, Unleashing Next Generation of AI Chiplet Connectivity
- Alphawave Semi Tapes Out Breakthrough 36G UCIe™ IP on TSMC 2nm, Unlocking Foundational AI Platform IP on Nanosheet Processes
- Alphawave Semi Demonstrates 3nm Silicon-Proven 24Gbps Universal Chiplet Express (UCIe) Subsystem for High-Performance AI Infrastructure
- Alphawave Semi Launches Industry's First 3nm UCIe IP with TSMC CoWoS Packaging
Latest News
- Analogue Insight IP Group Launches Analogue Insight SAFE in Portland, Oregon to Deliver Certification-Grade Security IP for Next-Gen SoCs and Chiplets
- Codasip RISC-V processors certified up to ASIL-D
- Alphawave Semi Delivers Cutting-Edge UCIe™ Chiplet IP on TSMC 3DFabric® Platform
- Quintauris and Everspin Technologies Partner to Advance Dependable RISC-V Solutions for Automotive
- AccelerComm and Radisys Secure Funding from UK Space Agency for Next Generation 5G Satellites