Actel hedges bets on future of embeddable FPGA cores
Actel hedges bets on future of embeddable FPGA cores
By Chris Edwards, EE Times UK
April 10, 2002 (6:35 a.m. EST)
URL: http://www.eetimes.com/story/OEG20020408S0016
Actel has quietly signed deals with specialist intellectual property (IP) suppliers as a back-up in case its in-house IP for embedded programmable logic does not turn out to be the one demanded by asic designers in the future. The company is not expecting big sales of programmable logic that can be embedded into asics for some time, according to John East, president and CEO. "We are finding the market very slow to develop," he said. "All the IP segments are doing badly. Only ARM is doing well. And the market may not be ready for [embedded FPGA]." The company has developed an IP core that focuses on general-purpose logic, in contrast to offerings from some start-ups, such as UK-based Elixent, which have homed in on accelerating digital signal processing (DSP) functions. "We designed a very generic FPGA with a focus to make it small and cheap," said East. "The packing density of FPGAs is so much worse tha n asic gates that you really have to know what you want and minimise the size. "Our initial evaluation was that [logic] cost would be everything. But you can come up with an FPGA which is aimed at arithmetic." He adds that future asic designs may prize DSP efficiency above that for random logic, but that Actel does not plan to launch a second internal design project. "We have relationships that we can use for that. We have not announced those agreements as yet," said East. Flash futures Actel says it has overcome the yield problems it suffered with its flash-based FPGAs. But the company will not attempt to use the technology to displace its antifuse-based products, despite a resistance to one-time programmable (OTP) devices or high-end SRAM-based FPGAs. John East, president and CEO, said: "Nobody really wants a volatile solution. But, with flash, we still have decisions to make. More and more it is true that you have to give up something to get somethin g. "Speed is a matter of choice. You could make a fast flash family. We have opted for ProASIC+ to be not super-fast but price-conscious." The high-speed arena will be the focus for a forthcoming antifuse family, although the size will be limited by the practical cost of OTP devices. "As cost goes up, people are less amenable to OTP. We won't target to have the world's biggest FPGA," said East. "For ProASIC+, we have changed foundries and made a better job of making it work on a memory process. The yields are now very good. "For our [first] flash FPGAs, we had to have a custom flash process. It is typical when you bring up a new process that you have yield problems. It took two years longer to get there, but now we are there."
Related Semiconductor IP
- 12-bit, 400 MSPS SAR ADC - TSMC 12nm FFC
- 10-bit Pipeline ADC - Tower 180 nm
- NoC Verification IP
- Simulation VIP for Ethernet UEC
- Automotive Grade PLLs, Oscillators, SerDes PMAs, LVDS/CML IP
Related News
- Embedded FPGA (eFPGA) technology: Past, present, and future
- Nextera Video and Adeas ST 2110 and NMOS FPGA Cores Receive Latest JT-NM Tested Badges
- Unveiling the Future of Home Entertainment: a truly immersive Multimedia experience through HDMI 1.4 Tx-Rx PHY and Controller IP Cores
- Embrace the future of sensor communication in your SoC with proven MIPI I3C SMaster, Master, and Slave Controller IP Cores. Licensing opportunities are available for immediate implementation
Latest News
- Presto Engineering Group Acquires Garfield Microelectronics Ltd, Creating Europe’s Most Comprehensive ASIC Design to Production One-Stop-Shop
- Qualitas Semiconductor Demonstrates Live of PCIe Gen 6.0 PHY and UCIe v2.0 Solutions at ICCAD 2025
- WAVE-N v2: Chips&Media’s Custom NPU Retains 16-bit FP for Superior Efficiency at High TOPS
- Quintauris releases RT-Europa, the first RISC-V Real-Time Platform for Automotive
- PQShield's PQCryptoLib-Core v1.0.2 Achieves CAVP Certification for a broad set of classical and post-quantum algorithms