112G LR PHY IP
Filter
Compare
10
IP
from
2
vendors
(1
-
10)
-
112G PHY, TSMC N7 x4, North/South (vertical) poly orientation
- Supports full-duplex 1.25 to 112Gbps data rates in several lane configurations
- Enables 100G, 200G, 400G, 800G Ethernet interconnects for wired and optical network infrastructure
- Supports IEEE 802.3ck and OIF standards electrical specifications
- Meets the performance requirements of multi-die, co-packaged optics, near-packaged optics, chip-to-chip, chip-to-module, and backplane interconnects
-
112G Ethernet PHY, TSMC N7 x4, North/South (vertical) poly orientation
- Supports full-duplex 1.25 to 112Gbps data rates in several lane configurations
- Enables 100G, 200G, 400G, 800G Ethernet interconnects for wired and optical network infrastructure
- Supports IEEE 802.3ck and OIF standards electrical specifications
- Meets the performance requirements of multi-die, co-packaged optics, near-packaged optics, chip-to-chip, chip-to-module, and backplane interconnects
-
112G Ethernet PHY, TSMC N7 x2, North/South (vertical) poly orientation
- Supports full-duplex 1.25 to 112Gbps data rates in several lane configurations
- Enables 100G, 200G, 400G, 800G Ethernet interconnects for wired and optical network infrastructure
- Supports IEEE 802.3ck and OIF standards electrical specifications
- Meets the performance requirements of multi-die, co-packaged optics, near-packaged optics, chip-to-chip, chip-to-module, and backplane interconnects
-
112G Ethernet PHY, TSMC N7 x1, North/South (vertical) poly orientation
- Supports full-duplex 1.25 to 112Gbps data rates in several lane configurations
- Enables 100G, 200G, 400G, 800G Ethernet interconnects for wired and optical network infrastructure
- Supports IEEE 802.3ck and OIF standards electrical specifications
- Meets the performance requirements of multi-die, co-packaged optics, near-packaged optics, chip-to-chip, chip-to-module, and backplane interconnects
-
112G Ethernet PHY, TSMC N6 x2, North/South (vertical) poly orientation
- Supports full-duplex 1.25 to 112Gbps data rates in several lane configurations
- Enables 100G, 200G, 400G, 800G Ethernet interconnects for wired and optical network infrastructure
- Supports IEEE 802.3ck and OIF standards electrical specifications
- Meets the performance requirements of multi-die, co-packaged optics, near-packaged optics, chip-to-chip, chip-to-module, and backplane interconnects
-
112G Ethernet PHY, TSMC N6 x1, North/South (vertical) poly orientation
- Supports full-duplex 1.25 to 112Gbps data rates in several lane configurations
- Enables 100G, 200G, 400G, 800G Ethernet interconnects for wired and optical network infrastructure
- Supports IEEE 802.3ck and OIF standards electrical specifications
- Meets the performance requirements of multi-die, co-packaged optics, near-packaged optics, chip-to-chip, chip-to-module, and backplane interconnects
-
112G Ethernet PHY, TSMC N5 x4, North/South (vertical) poly orientation
- Supports full-duplex 1.25 to 112Gbps data rates in several lane configurations
- Enables 100G, 200G, 400G, 800G Ethernet interconnects for wired and optical network infrastructure
- Supports IEEE 802.3ck and OIF standards electrical specifications
- Meets the performance requirements of multi-die, co-packaged optics, near-packaged optics, chip-to-chip, chip-to-module, and backplane interconnects
-
112G Ethernet PHY, TSMC N3P x4 1.2V, North/South (vertical) poly orientation
- Supports full-duplex 1.25 to 112Gbps data rates in several lane configurations
- Enables 100G, 200G, 400G, 800G Ethernet interconnects for wired and optical network infrastructure
- Supports IEEE 802.3ck and OIF standards electrical specifications
- Meets the performance requirements of multi-die, co-packaged optics, near-packaged optics, chip-to-chip, chip-to-module, and backplane interconnects
-
112G Ethernet LRM PHY, TSMC N3P x4, North/South (vertical) poly orientation
- Supports full-duplex 1.25 to 112Gbps data rates in several lane configurations
- Enables 100G, 200G, 400G, 800G Ethernet interconnects for wired and optical network infrastructure
- Supports IEEE 802.3ck and OIF standards electrical specifications
- Meets the performance requirements of multi-die, co-packaged optics, near-packaged optics, chip-to-chip, chip-to-module, and backplane interconnects
-
112G-ULR PAM4 SerDes PHY
- Supports full-duplex 1.25Gbps to 112.5Gbps data rates
- Superior bit error rate (BER) performance across high-loss and reflective channels
- Compliant with IEEE 802.3ck and OIF standard electrical specifications
- Supports flexible SoC floorplan and IP placement and provides package substrate guideline/reference designs