PLL (Frequency Synthesizer) IP, Input: 200MHz - 800MHz, Output: 200MHz - 400MHz, 400MHz - 800MHz, 800MHz - 1600MHz, UMC 28nm HPM process
Overview
Half low pass filter area compare with FXPLL362HJ0G, Input 200MHz - 800MHz, output clock_1X 200MHz - 800MHz, output clock_2X 400MHz - 1600MHz, output, frequency synthesizable PLL, UMC 28nm HPM Logic process.
Technical Specifications
Foundry, Node
UMC 28nm HPM
UMC
Pre-Silicon:
28nm
HPM
Related IPs
- PLL (Frequency Synthesizer) IP, Input: 200MHz - 800MHz, Output: 200MHz - 400MHz, 400MHz - 800MHz, 800MHz - 1600MHz, UMC 28nm HPM process
- PLL (Frequency Synthesizer) IP, Input: 200MHz - 400MHz, Output: 200MHz - 400MHz, 400MHz - 800MHz, 800MHz - 1600MHz, UMC 40nm LP process
- PLL (Frequency Synthesizer) IP, Input: 200MHz - 400MHz, Output: 200MHz - 400MHz, 400MHz - 800MHz, 800MHz - 1600MHz, UMC 55nm LP process
- PLL (Frequency Synthesizer) IP, Input: 200MHz - 400MHz, Output: 200MHz - 400MHz, 400MHz - 800MHz, 800MHz - 1600MHz, UMC 65nm LP process
- This IP for DDR4, Input 200MHz - 800MHz, output clock_1X 200MHz - 800MHz, output clock_2X 400MHz - 1600MHz, output,frequency synthesizable PLL; UMC 40nm LP Logic Process
- PLL (Frequency Synthesizer) IP, Input: 200MHz - 400MHz, Output: 800MHz - 1600M, 400MHz - 800MHz and 200MHz - 400MHz, UMC 90nm SP process