The MXL-M-PHY-DIGRF is a high-frequency low-power, low-cost, Physical Layer IP that supports the MIPI® Alliance Standard for M-PHY and DigRF. The IP can be used as a physical layer for the Baseband to RFIC interface. It supports the DigRF v4 standard.
By using efficient BURST mode operation with scalable speeds, significant power savings can be obtained.
Selection of signal slew rate and amplitude allows reduction of EMI/RFI, while maintaining low bit error rates. The core employs Mixel’s Logarithmic approach, enabling efficient implementation of multiple configurations.
MIPI M-PHY in TSMC 65LP
Overview
Key Features
- Supports the MIPI Standard for M-PHY, Draft Specification v0.90.00-r02 and DigRF v4 V1.10.00.0.04
- Dual-simplex point-to-point interface with ultra low voltage differential signaling
- Slew-rate control for EMI reduction
- Supports HS mode (GEAR 1-2, A & B)
- Supports LS mode (Sys-Burst)
- 1.25-3Gbps data rate in HS mode
- 19.2-52Mbps data rate in LS mode
- Suitable for copper and optical media
- Mixel’s Logarithmic approach efficiently supports large number of different configurations
- Low power dissipation
Block Diagram
Applications
- Mobile
- Displays
- Cameras/Sensors
- IoT
- VR/AR/MR
- Consumer electronics
- Automotive
- Storage
Deliverables
- Specifications
- GDSII
- LVS netlist
- LEF file
- IBIS Model
- Verilog Model
- Timing Model
- Integration Guidelines
- RTL
- Documentation
- One year support
Technical Specifications
Foundry, Node
TSMC, 65LP
Maturity
Upon Request
Availability
Now
TSMC
Silicon Proven:
65nm
LP
Related IPs
- MIPI D-PHY in ON Semiconductor 180nm
- Memory Compiler in TSMC (16nm,22nm,28nm,40nm,55nm,90BCD+,110nm,152nm,180BCD)
- MIPI D-PHY/LVDS Combo CSI-2 RX (Receiver) in TSMC 28HPC+
- UCIe-S PHY for Standard Package (x16) in TSMC N3E, North/South Orientation
- MIPI M-PHY G4 Type 1 2TX2RX in GF (12nm)
- MIPI M-PHY G4 Type 1 2Tx2RX in TSMC (16nm, 12nm, N7, N6, N5, N4, N3E)