Rethinking System-on-chip design at 65 nanometers and below
May 17 2006 (9:00 AM), Embedded.com
In recent weeks, executives from major IC houses and EDA companies have been talking about the design challenges facing hardware and software developers as System on Chip designs proceed from 65, to 45, to 32 nanometers.
For example, at the recent Future Electronics Horizons Forum in Budapest, Hungary, both Robert Ober, an executive in AMDâs office of strategy and technology, and Wally Rhines, chairman and CEO of Mentor Graphics, talked about the need to work at higher levels of abstraction to create design files that generate both the hardware and software needed.
Fortunately, they are not alone in the need for such tools and a number of system level design startups companies, with varying degrees of success, have been moving in this direction. And the good news is that we are already, as an industry, more than halfway there, yielding significant improvements in the form of compact architectures, better algorithm implementation, multi-processing speed, power-tradeoffs, memory access and integration of hardware and software design flows.
While getting to the ideal design environments that Ober and Rhines talk about is not easy, it is achievable.
What it takes to get there
But getting to there dealing adequately with the information needed, cross pollination communication and a strong development methodology; depending on the nature of the anticipated system, subsystem, or element of a subsystem.
The structure, composition, scale, or focal point of a new/incremental system design incorporates the talents and gifts of the designer using either a top-down or bottom-up design style. Is a centralized or distributed approach to processing the best approach to achieve the best price/power/performance? Is a symmetrical or asymmetrical topology warranted?
How to answer to such questions? One starts with a conceptual block diagram, refines the design specification based on integrated simulation results, and is made available for everyone in the product hierarchy as early as possible.
To read the full article, click here
Related Semiconductor IP
- ReRAM NVM in DB HiTek 130nm BCD
- UFS 5.0 Host Controller IP
- PDM Receiver/PDM-to-PCM Converter
- Voltage and Temperature Sensor with integrated ADC - GlobalFoundries® 22FDX®
- 8MHz / 40MHz Pierce Oscillator - X-FAB XT018-0.18µm
Related Articles
- A 24 Processors System on Chip FPGA Design with Network on Chip
- Using non-volatile memory IP in system on chip designs
- Skillfully Emulating a System on Chip
- Power Management for Internet of Things (IoT) System on a Chip (SoC) Development
Latest Articles
- An FPGA-Based SoC Architecture with a RISC-V Controller for Energy-Efficient Temporal-Coding Spiking Neural Networks
- Enabling RISC-V Vector Code Generation in MLIR through Custom xDSL Lowerings
- A Scalable Open-Source QEC System with Sub-Microsecond Decoding-Feedback Latency
- SNAP-V: A RISC-V SoC with Configurable Neuromorphic Acceleration for Small-Scale Spiking Neural Networks
- An FPGA Implementation of Displacement Vector Search for Intra Pattern Copy in JPEG XS